找回密码
 注册

QQ登录

只需一步,快速开始

扫一扫,访问微社区

巢课
电巢直播8月计划
查看: 1557|回复: 19
打印 上一主题 下一主题

17.2 hotfix001-004更新点

[复制链接]

17

主题

439

帖子

1239

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1239
跳转到指定楼层
1#
发表于 2016-9-7 01:03 | 只看该作者 回帖奖励 |倒序浏览 |阅读模式

EDA365欢迎您!

您需要 登录 才可以下载或查看,没有帐号?注册

x
- G* h  c) i0 R
DATE: 08-14-2016   HOTFIX VERSION: 0048 {8 V$ m4 f( k
===================================================================================================================================
8 k- H* T+ S, A( A0 pCCRID   PRODUCT        PRODUCTLEVEL2   TITLE
9 ^" {8 f7 o( G" w3 P( _+ j1 T) H===================================================================================================================================* [8 z* a; I: _. j+ \& L- w. U
908816  CAPTURE        SCHEMATIC_EDITOR Few graphical operations are active even when a page has been locked
6 ~  H" D. d/ _6 y+ X# K1213923 ADW            LIBIMPORT        Cannot delete parts in the Library Import project (XML). @/ m' e% v7 d1 s+ V
1250476 PCB_LIBRARIAN  LIBUTIL          con2con does not check for PACK_TYPE
1 z  b  d3 \- O: R+ a+ G1306441 APD            OTHER            The Minimum Shape Area option in Layer Compare uses an unspecified value
1 y" ^- o! R1 F1322242 ALLEGRO_EDITOR INTERFACE_DESIGN Using add connect together with replace etch Option is causing the tool to slow down for certain constraint nets
- Q. N" r/ C. Q1326716 ADW            DOCUMENTATION    Dataexchange documentation correction needed- Z. W2 U9 f2 P$ G
1356948 APD            DEGASSING        When using the Degassing tool on shapes the size of the file becomes very large$ r8 Z# l! U- M8 h* q- N  p  C
1376510 ADW            DBEDITOR         DX output ERROR after Property Display Ordering of Part Classification.
. }$ D" Y5 A- t0 X+ E; V1408218 ALLEGRO_EDITOR MANUFACT         Specifying the Offset value results in unexpected value of the NC Route coordinates in the .rou file: D8 V; r7 y2 L4 `2 ]6 v
1410485 CAPTURE        SCHEMATIC_EDITOR W shortcut and Autowire active on Locked design
9 c' `% V" F* m( z1413248 CONCEPT_HDL    CORE             Import from another TDO project makes the block read-only
3 P7 F5 T* N  V1413287 ADW            LIBIMPORT        Library Import uppercases all Attributes when reading CSV
8 e! r/ D* V, W/ w/ @+ K1417429 ALLEGRO_EDITOR INTERACTIV       Pick box only accepts 1 set of values. You need to close the box and reopen it to draw a rectangle6 t0 l# V) _1 W( f
1417442 ALLEGRO_EDITOR INTERACTIV       Spin via stack and only part of the stack spins* L8 S/ Y# B7 M0 ?- w5 X+ X' }1 `
1430251 ALLEGRO_EDITOR PLACEMENT        Quickplace placing symbols outside of a polygon shaped room. s% ]$ v3 X" h4 |5 x# }
1440509 ALLEGRO_EDITOR PLOTTING         Ratsnest do not follow the refdes position when plotting the BOTTOM layer with the 'Mirror' option
# x6 C& |$ i* _" R1441086 PCB_LIBRARIAN  OTHER            Changes made to a package with sizable pins generated from the sym1 view are not saved/ O# p6 T. `" L
1443339 PCB_LIBRARIAN  PTF_EDITOR       ALT_SYMBOLS syntax in PTF file not checked
% P% M& C$ b, X1444144 ALLEGRO_EDITOR DRC_CONSTR       The 'add taper' command generates line to line spacing DRC+ m/ ^9 T5 v% h: }. F( X) D
1451766 CONCEPT_HDL    COMP_BROWSER     License error message should indicate which license is required: n- [2 ]1 S8 B0 C% q4 {
1451977 CONCEPT_HDL    PDF              Origin of PDF mediabox not starting at (0,0) when PDF page_height and page_width are set5 @; E) ^% v- ^3 g% b" R0 I" R9 V
1457138 CONCEPT_HDL    CONSTRAINT_MGR   devices.dml: difference in content generated by _automodel add command and Constraint Manager launch& \/ A0 t% U9 v- I& R
1458439 F2B            PACKAGERXL       The Packager pstprop.dat file reports false conflicts in net properties* @2 |! ]' r: K( Z1 S
1464865 CONSTRAINT_MGR ANALYSIS         For identical nets, topology in DE-HDL CM is different from the topology in PCB Editor CM
" g; ^% z7 q. {) U0 _3 T# v0 T8 I1464948 PCB_LIBRARIAN  VERIFICATION     The errors/warnings do not match between the various tools
" r9 U" u7 n: d1 V1467826 CONCEPT_HDL    PDF              PublishPDF from Console Window creates a long PDF filename
( i! K  h) v. ]9 F1470106 ALLEGRO_EDITOR MANUFACT         silkscreen program cuts auto-silkscreen lines excessively5 r4 u7 ^# D# m  U
1471287 CONCEPT_HDL    CONSTRAINT_MGR   Importing pages from other designs with different units should inherit the source constraint units5 K# w( d* h0 y, _  u
1472046 ALLEGRO_EDITOR OTHER            Gloss routine, 'Via Eliminate' - 'Eliminate Unused Stacked Vias' is not removing unused microvias from the stack
4 d, d: @& k, Z) _9 ~1472414 ALLEGRO_EDITOR SCHEM_FTB        netrev changes pin-shape spacing rule in constraint region
! Q- d+ J& b; k/ [1472444 ADW            ADWSERVER        Multiple errors in adwserver.out after SPB 054 / ADW 47- p) h/ {% u1 g+ O0 Q9 A
1473056 ALLEGRO_EDITOR ARTWORK          Gerber export has additional phantom data not on design
, C- f) h; ~1 Y1473900 CONCEPT_HDL    CORE             DE-HDL stops responding when a hierarchical block with variants defined inside the reuse block is enabled% Q9 \8 Y- \2 h9 Z% f3 T
1474020 ADW            DBEDITOR         Unable to modify schematic classification when a part is checked out previously by another librarian5 P( E* u& F8 u/ b
1474066 ADW            DBEDITOR         Bulk edit performance lags when parts included have large number of properties
( R* A' i9 B# X- n" O! I1474764 ALLEGRO_EDITOR PLACEMENT        In Hotfix 56, the 'place replicate create' command does not produce desired results if a fanout is marked* a. g! o2 u; |. x7 L" ~+ x
1474894 ALLEGRO_EDITOR PLACEMENT        Place replicate fails to include vias when the module is applied to other circuits.
& _% F; N; I! S. o' J1475650 ALLEGRO_EDITOR OTHER            Using Outlines - Room Outline gives WARNING (axlRemoveNet): No match for subclass name - 'BOARD GEOMETRY/__EPB_SCRATCH_'
$ B5 X- ?% g( \8 O( l$ B- ^% t1476528 ORBITIO        ALLEGRO_SIP_IF   While translating a .mcm to OrbitIO, the error 'allegro2orbit.exe has stopped working' is thrown
+ B5 Q' U8 l9 H+ e/ F) K( C, s1476920 CONCEPT_HDL    OTHER            Genview consistently fails in some indeterminant manner.: \  k. {6 q0 f5 y$ W# q
1477369 CONCEPT_HDL    INTERFACE_DESIGN A significant number of problems are reported when running genview with port groups
4 i# x& p* _0 v, `6 P( n0 z& @1478111 F2B            DESIGNVARI       Hierarchical block variant not shown in testcase with S57 although it was working with 2015 release6 J! I8 I8 ^2 t
1478200 GRE            IFP_INTERACTIVE  Allegro give error "Low On Availlable Menory" and then crash/ P9 w6 G9 z7 s' s
1478680 CONCEPT_HDL    CORE             Unable to move components in a schematic using the arrow keys
' }+ N! i9 _8 j6 K3 D1479135 F2B            PACKAGERXL       Hierarchical design reports conflicts when signal names change through the hierarchy
) y1 S6 F1 f0 t; ^4 }" p' l1479153 CONCEPT_HDL    CORE             File - Save Hierarchy flags an error and does not update subdesign xcon. a7 t$ A7 x: S
1479227 CONCEPT_HDL    CHECKPLUS        Custom DE-HDL Rules Checker rule flagging invalid voltage in hierarchy) u7 R. J" N4 Q5 ^& z* T
1479454 CONCEPT_HDL    OTHER            DE-HDL issue: locked DIFF_PAIR property is editable
, j1 p0 g1 o9 s) d9 M1479569 PCB_LIBRARIAN  OTHER            hlibftb fails with error SPCOPK-1053
* L% ?% d: I% Z' V# F5 T1479785 ORBITIO        ALLEGRO_SIP_IF   brd file does not get loaded in OrbitIO( q, K5 @: P  V* H2 W2 g; r
1480005 ADW            DBEDITOR         DBEditor/DBAdmin GUI do not allow the same characters in Property  as LibImport CSV Files  ?% ^2 A/ C; L* q3 u
1480367 SIG_INTEGRITY  OTHER            Differential pair extraction SKILL error, 'parseString: argument #1 should be either a string or a symbol'
% Y+ E  Y" \9 q' G+ M1480499 ALLEGRO_EDITOR PARTITION        Cannot delete partition0 B4 I" h% ]" z) V
1482544 ADW            DBADMIN          Hierarchical PPL not functioning correctly
' I. b! U; d0 E+ P4 }- G1483136 ADW            COMPONENT_BROWSE About searching the parenthesis or comma in Component Browser of ADW Mode* L! h- L* T( `. C7 t
1483617 ALLEGRO_EDITOR DATABASE         Delete islands command crashes database with filled rectangles7 O- Q& Z1 p. ?+ j& @- V1 i6 x
1484100 SIP_LAYOUT     INTERACTIVE      Tool crashes when copying and rotating a symbol& I6 }* s. e1 {! }/ l, |8 |6 x
1484781 CONCEPT_HDL    CORE             Three different Hierarchical Viewer issues
" {( o+ F" ^2 }! b: g4 e, K+ v1485059 PCB_LIBRARIAN  CORE             Part Developer pin attributes are randomly marked as read-only- R$ `0 ^4 r/ v+ F) g
1485931 ALLEGRO_EDITOR INTERFACES       Errors generated when importing IDF in an existing board file0 \) c" ~/ b5 r; t
1485960 CONCEPT_HDL    CHECKPLUS        Custom DE-HDL Rules Checker rule is crashing the project
. x/ n& X* I: I4 Q/ O+ r8 A1486086 ALLEGRO_EDITOR ARTWORK          Cannot generate artwork.& G2 _  [% `8 M& k& \* K2 _4 C0 E
1486378 ALLEGRO_EDITOR PARTITION        Unable to delete orphan partition as it is not listed in workflow manager.
. _& u' G$ o- J& R1487085 CONCEPT_HDL    CONSTRAINT_MGR   Import Physical with the Constraints only option reports problems
1 h5 ^. }* s! D1487125 ADW            COMPONENT_BROWSE Results not displayed in the component browser when no mfr parts are associated+ d. |0 w; ?$ r' R  t8 m
1487265 CONCEPT_HDL    CORE             Replace command in Windows mode shows incorrect behavior
: R0 c- Y$ c) k$ r% L2 B/ R1487496 ADW            DATAEXCHANGE     DX Changes checkout ownership when override action is set to remove existing relationships
* t4 Y$ R- k' E# ~1487656 ADW            LIBIMPORT        PreAnalyze reporting false warnings
: X& Y1 p7 k/ K* T) [/ o- u1487733 CONSTRAINT_MGR OTHER            Running Export Physical - It takes over two hours to update the PCB Editor board9 d; k3 w) d9 s# o
1488753 CONCEPT_HDL    CORE             Import sheets in a design with no change in models: CM_VALIDATION_ON_SAVE variable is triggered
5 d4 f3 H0 Z5 Y& u1 Y$ P" \1488758 CONCEPT_HDL    CONSTRAINT_MGR   CM_VALIDATION_ON_SAVE should be a hard stop on Constraint Manager9 S, s5 N/ r* z
1490299 SCM            OTHER            ASA does not update revision properly7 X! e: i' n" X& a
1490744 ALLEGRO_EDITOR SKILL            axlChangeLine2Cline changes line to cline and places it on the TOP layer
. f4 g" @% W; ]' O0 D1 v1490924 F2B            PACKAGERXL       Save Design/Export Physical is resetting Via constraints
' A5 U" H: f# v* c0 _+ t2 |* h) P! K1491351 ALLEGRO_EDITOR OTHER            Create Detail for bond fingers on a custom layer not working) P+ w  ~' z* G3 ]/ F
1492013 CONCEPT_HDL    CORE             Stale PNN properties not cleared from schematic on packaging design (backannotation)
( N; Z' g  L6 d) M/ M9 T/ [( t1492595 ALLEGRO_EDITOR MANUFACT         Dimension character substitution help is wrong
8 Y( n1 Y' i. u* n2 {# V% ^! S1492703 CONCEPT_HDL    OTHER            'Global Property Display' not working for symbol edit( k2 i& v/ Z5 v5 n. ^
1492777 ORBITIO        ALLEGRO_SIP_IF   OrbitIO import of customer mcm results in crash# g5 R8 d1 {8 K4 l; s: O- g
1492901 CONCEPT_HDL    CORE             Cannot instantiate a multi-sections symbol (> 10 versions) in Design Entry HDL
5 Y! m5 r$ S4 m* C1494194 CONCEPT_HDL    CORE             Random display of the 'PHYS_NET_NAME' property in hierarchical designs- g. C+ }# D" d- H6 ~% l6 g
1497597 ALLEGRO_EDITOR DATABASE         Show Element on pin shows wrong drill size& Q. c! v0 x- F* V6 l* ]
1497956 CONCEPT_HDL    CORE             ADW Library Flow test schematic generation crashes DE-HDL while saving the design when using customer adw_conf_root
/ O7 `% O( l& H$ d* z& }, I9 H1498234 ALLEGRO_EDITOR ARTWORK          PCB Editor fails to create artwork and no error is listed in the log file4 m/ Q; j( _; A* l' w- R( U1 j
1499363 CONCEPT_HDL    CORE             Custom attributes under variant management stopped working in Hotfix60% t- C) [7 r% \5 Q3 w: G
1500422 ALLEGRO_EDITOR SKILL            SKILL function, axlTriggerSet, results in PCB Editor crashing at launch. i# k/ W. C5 V  K
1500725 CONSTRAINT_MGR CONCEPT_HDL      Unable to clear pstprop.dat file conflicts) B- ]; x! ~# b8 N% ?0 T! U. k9 {
1501093 SIP_LAYOUT     OTHER            Package design variant shows wirebonds connected to a die which is not part of the variant
+ c2 }/ h+ B: v2 R. x6 J$ {1501165 F2B            DESIGNVARI       TDO does not manage overlay files and variant_roz1040660_1.ba cannot be created unless variant_merged.dat is checked out
! v" {! T5 q  x( V  W- ]4 z1501294 ADW            COMPONENT_BROWSE Missing tabs such as graphics, properties and classification properties that were there before the migration
7 u6 V8 i% Z* x& I! _! o1501974 F2B            PACKAGERXL       'Feedback has found Illegal pin swap(s)' error although the pin was already swapped and fed back (B2F) to DE-HDL% o0 |( b3 U7 Z( i, G& O
1502282 ADW            CONF             What does Message: 3 > 2 means?1 y7 H) `7 Q8 ]) q
1502782 ALLEGRO_EDITOR SCHEM_FTB        Allegro System Architect (SCM) - Export Physical stops unexpectedly without any errors or warnings
0 r2 E3 A5 G& S: i1504093 ASI_SI         GUI              View Topology and Waveform buttons overlap when Signal Analysis window is resized
6 \  Q& y, X- ^) @: q1504767 CONSTRAINT_MGR SCHEM_FTB        Constraint Manager generates errors if the 'sNoF2BFlow' property is added to the Constraint Manager Dictionary
- A9 L" p, G8 Z1506110 ALLEGRO_EDITOR DRC_CONSTR       No DRC shown when a text on etch layer is overlapped on mechanical pin: q7 k; ]8 p* @6 K
1506654 CONCEPT_HDL    INTERFACE_DESIGN Netgroups broken when moving
! e# E2 \# C: J1507497 ADW            COMPONENT_BROWSE Switching rows in component browser does not change the graphics of the symbol9 z1 y, V% b4 b' G' y
1509184 ALLEGRO_EDITOR DATABASE         BB vias in mirror have terminal pads suppressed by artwork
" ?5 S' L5 J6 q+ j& n  f1510387 FSP            EXTERNAL_PORTS   Break in extending a net as a deep connection when it is targeted to multiple FPGAs connected in a daisy chain) _+ ~7 N' p& [, y$ ?! O+ N
1510570 ADW            DATABASE         ERROR: Unable to check in block model because the part with instance id used in the model is not available in the databa
! |2 S9 a1 c, p+ i% V1511180 ADW            DBEDITOR         The DBEditor dialog wizard shows an incorrect message about a schematic mode when performing an association of a footpri  r' e! U& P- E9 v: C; l
1511397 SIP_LAYOUT     TECHFILE         Tech file exported from release 16.5 cannot be reused in SiP Layout in 16.5 or 16.6$ x! [" y9 `* H/ {
1511744 ALLEGRO_EDITOR OTHER            Allegro PCB Editor removes property from component instance) r/ g- e0 p3 g# x3 S& d/ T- K
1511761 SIG_INTEGRITY  OTHER            Allegro PCB Editor crashes on running the cns_show command.- f% e! s' w+ v7 E% K6 I6 b
1511947 ADW            DSN_MIGRATION    Command line arguments of the 'designmigration' command are not working. i5 _& O6 t8 M  \
1513085 CONCEPT_HDL    CORE             NC pins combine with NC_1 and routed as one net in Allegro PCB Editor( ~% q8 P3 _$ o5 _. M) n; Y* A
1513092 ADW            DBEDITOR         Create Footprint Model name is not working properly if it already exists in the local flatlib7 e. g) |4 @; c9 L
1513737 ADW            CONF             DesignerServer from a different network domain does not show distribution data
0 R1 T$ F+ b$ e' e. a- J# A1514469 CONCEPT_HDL    CORE             Unable to get rid of an underscore from the PHYS_NET_NAME property4 O% N! A" [" ~* N8 n7 w
1514942 SIP_LAYOUT     CROSS_SECTION    Why is AIR not permitted in stackup in 17.0?9 a) D+ P# D" q. U
1515318 PCB_LIBRARIAN  IMPORT_EXPORT    Import Pin Table: 'CTRL + C' and 'CTRL + V' not working correctly
5 [3 y2 }( B8 X3 p9 M% J4 }4 ]6 I1517351 CONCEPT_HDL    CORE             Genview does not update an existing split symbol
7 z' M* F. y: K0 M0 l1517388 ALLEGRO_EDITOR SHAPE            DRC error reported as PCB Editor fails to read the void for a via# v# q- I- z8 j3 u4 i2 V1 x& ^
1518032 CONCEPT_HDL    SECTION          How to get rid of error 'SPCOCN-2009 - Symbol has the SEC property but the required SEC_TYPE property is missing.'" Q3 c7 Y+ c' _5 F$ e0 |8 }
1518724 PCB_LIBRARIAN  PTF_EDITOR       PTF Editor is not saving changes7 A" L- e: ]5 T8 i- G6 t5 c
1519040 ALLEGRO_EDITOR DATABASE         Match groups are lost when a board created in SCM is saved in Allegro PCB Designer.
# |; a1 [/ @- M9 q1519518 CONCEPT_HDL    OTHER            Genview does not generate split symbols
- t; |9 v# w5 n& @1519623 CONCEPT_HDL    CORE             Differential pair added to a NetClass does not display 'NET_PHYSICAL_TYPE' on the canvas; K' S4 H( o, v2 m9 g
1519910 CONCEPT_HDL    INTERFACE_DESIGN Hotfix 62: Information on manually-remapped port groups is not saved, but reset to default
- |. [# i$ z' x; n8 l, h# S6 p1519946 CONCEPT_HDL    CORE             Renaming a net leads to loss of constraints associated with the net6 G3 r+ W0 a6 ~) M
1519987 ALLEGRO_EDITOR SCHEM_FTB        In Hotfix 61, constraints are lost on importing a netlist; G9 u, W+ v3 B; B' u
1520207 CONCEPT_HDL    CORE             Genview crashes after renaming ports8 M& s/ K, W) P
1520727 CONCEPT_HDL    CORE             In Project Manager, the 'Design Sync - Export Physical' command does not automatically update the schematic3 _6 ~: o! W9 g) l1 D: K
1521174 SIP_LAYOUT     DIE_STACK_EDITOR Padstack shapes not converted correctly to die-stack layer using Die-stack Editor
/ g5 c+ m4 |' D+ f1521871 CONSTRAINT_MGR CONCEPT_HDL      CM from DEHDL Allows Creation of Layer Set Name with Illegal Space and No Warning0 B6 \- N+ h' K6 F
1522831 APD            OTHER            axlSpreadsheetSetColumnProp with 'AUTO_WIDTH' propName does not autofit the contents.
4 ~) w* }" F$ z/ N1522900 ORBITIO        ALLEGRO_SIP_IF   Padstack shape distortion after translation to OrbitIO from SiP design7 a& J* e. U$ t+ G
1523237 ALLEGRO_EDITOR SKILL            SKILL function axlDBGetExtents() causing PCB Editor to crash6 e5 R9 j7 q/ j# a5 f  I
1523426 ALLEGRO_EDITOR DRC_CONSTR       Dynamic shape not adjusted based on keepout; DRC generated
' u9 G2 j5 D) u7 x1524875 F2B            PACKAGERXL       Packaging using csnetlister fails, while manual packaging of individual blocks works fine0 f- Q# R  a& g& Q# m$ _4 _
1525432 CONSTRAINT_MGR OTHER            User-defined property not being transferred from DE-HDL to PCB Editor
& s# o# \1 q! S" h! e& h1525883 ADW            DATABASE         invoking libimport on an existing DB should verify that the libimp_su variable is set correctly
/ Q! T5 ~, R: |) _, q. R; Z1525948 F2B            PACKAGERXL       Reference designators assigned by the Packager tool are not correct
3 d2 {9 q. [4 k/ f1 R+ o1526914 ADW            LIBIMPORT        Can not import to new library DB( P' B- v3 E4 n/ X2 A
1527321 ALLEGRO_EDITOR SCHEM_FTB        Unable to create netlist with the 'Open Board in OrCAD PCB Editor' option in Hotfix 63
- i! a1 P' B' ~1528075 CONCEPT_HDL    OTHER            Auto Generate: DML model assignment fails with error 'There is PHYS_DES_PREFIX property in PTF file.'
* z0 S! c, f. b+ n2 I1528235 ADW            DBEDITOR         About the rule "Validate Classification Property and Property Values" of Release/Pre-Release
4 j- T1 ~7 p9 x3 F6 U1528254 CONSTRAINT_MGR CONCEPT_HDL      Import Logic with the 'Overwrite current constraints' option is deleting some attributes$ u. Y  m$ {' l( w, x8 L
1528398 ALLEGRO_EDITOR SCHEM_FTB        Problem with pin number format used in NC property
  e% m2 p5 f+ P- f& E1528479 ADW            LRM              LRM crashes when opened on a lower-level block in a hierarchical design
6 |& ]' J+ \) B3 j+ x1528894 ADW            DBEDITOR         Lack of PTF_SUBTYPE in the classification prevents Part's release
  C+ F& Y& |% o1529178 SIG_EXPLORER   OTHER            Values not transferred correctly for PinPairs when created ECSET from a net" u1 R4 E6 ~2 w, i  A0 b
1529209 CONCEPT_HDL    CORE             When adding a component symbol version, the More option does not show all the versions' y" f% }% F% y' B
1529720 CONCEPT_HDL    COPY_PROJECT     Running ADW copy project does not update the 'master.tag' file- S- H$ T1 a  e2 r* @7 v, o, O
1530445 ALLEGRO_EDITOR EDIT_ETCH        PCB Editor crashes when 'Add Connect' is used1 V& ]$ c8 V) Z( M! u
1530707 CONCEPT_HDL    CORE             Request to recover a 16.6 design after DE-HDL crashes. Z- Y; B' @9 R/ \
1531425 CONCEPT_HDL    CORE             DE-HDL crashing while trying to add a NetGroup# c6 R7 K) L, u! C" D2 P
1532865 CONCEPT_HDL    CHECKPLUS        Provide the ability for Rules Checker to report a GND symbol from the standard, and not our local library, in .mkr5 z; ^) Z1 i! l9 p+ `3 K
1533543 ADW            DBEDITOR         Component Browser free text search returns 2 parts when only 1 exists
- `& J% L  e, F7 k( e- ?1536273 CONSTRAINT_MGR CONCEPT_HDL      Model-defined differential pair is removed, and Constraint Manager Design Differences does not report an issue
! z6 o! t6 p" B, E1 J1537055 CONCEPT_HDL    CHECKPLUS        Rules Checker - POWER_PINS value not obtained when schematic instance has the POWER_PINS and POWER_GROUP properties
- Q; \1 f' H% h. Y0 }% w7 P9 A1537339 CONCEPT_HDL    INTERFACE_DESIGN No warning is flagged when moving a Net Group over a net5 @* M" J. ~# s( f3 s
1537521 FLOWS          PROJMGR          Do not allow project creation if there are spaces in directory or file names on the Linux platform
5 Y( R& v+ p4 L7 [( t1 b0 v6 G1539077 ALLEGRO_EDITOR SYMBOL           PCB Editor crashes when choosing 'Layout - Renumber Pins'
! }' X% C4 ?( Q. w4 d1539227 CONCEPT_HDL    CORE             Renaming a page from the hierarchy browser crashes the schematic editor.' T9 F  o, J' q! I$ A
1539997 ALLEGRO_EDITOR SKILL            PCB Editor crashes when the axlStringRemoveSpaces() command is run3 J5 {* J) |1 q' y- A$ g/ o6 ^
1541532 SCM            SCHGEN           Generate Schematics crashes with 'Out of Memory' error
9 U  l5 _5 h$ \& F( q+ R1541680 CONCEPT_HDL    DOC              A dot (.) or period in design name created 2 separate design folders in worklib
1 ?5 o4 E# v& ~! }, A1542817 ALLEGRO_EDITOR DATABASE         Import Netlist not getting completed on specific board
. l" x" ]% X* W, Z# J1542949 ASDA           EXPORT_PCB       Export to PCB Layout Fails to Accept Entered Output Layout File Name
/ I) }- _& S/ t1543537 ASDA           NEW_PROJECT      While creating new projects, the new folder name is not visible clearly in the explorer
. ?# H. U' M. c7 M3 w" H1544060 SCM            SCHGEN           Generate Schematics causes Allegro System Architect to crash" g$ N0 m' [) b/ a
1544633 APD            STREAM_IF        The 'stream out' command causes Allegro Package Designer to crash) @/ W- \& D3 J: s. x. u3 K
1544698 ALLEGRO_EDITOR PLACEMENT        'place replicate' does not add clines and vias to fanouts if fanouts are marked- b8 s9 B( @2 I
1544856 ASDA           CANVAS_EDIT      Edit > Find places the process (UI) behind the SDA tool." S) ?# Y/ D! l" p' M3 H
1545136 ALLEGRO_EDITOR PLACEMENT        All fanouts are marked as part of one symbol instead of the symbols they attached with$ r  d8 S3 W7 j8 G7 {. O/ R
1546062 ADW            TDO-SHAREPOINT   Failure to launch TDO Dashboard, need to update error message with more useful information- [- H- n$ ]( K  P; A7 a
1549105 APD            OTHER            'Stream out' fails with message: 'Request to terminate detected. Program aborted'0 R/ N" I1 ~: h; E+ ?
1549658 ADW            TDA              Unmapped network folder in TDA
8 `" i, _# R8 U( B. |5 E  u1550052 ALLEGRO_EDITOR PLACEMENT        PCB Editor crashes when copying symbols
4 v4 M' ?  \9 t+ d1551635 CAPTURE        TCL_INTERFACE    GetSelectedPMItems returns error for design cache objects+ B9 Y& I5 [- m. h. ~1 G
1553027 ALLEGRO_EDITOR UI_GENERAL       Beta - Allegro display freezing very frequently - canvas not resposive and turns white.( t. @& J$ m8 X! ?
1555246 ADW            DBEDITOR         Part Copy As does not copy AML and reliability model relations.
+ z3 w" r! f, r1555254 ADW            DBEDITOR         Loose focus on Free Text search Window removes the text.
( X% {( C  ?  q1557542 ALLEGRO_EDITOR OTHER            DXF export creates strange result for donut-shaped polygon8 C, i+ \. k) @2 y
1573039 ALLEGRO_EDITOR INTERFACES       IDX returns control to the general interface prematurely during an incremental IDX export
. k; s" t0 Y' @7 o1580571 ADW            DBEDITOR         xml files for released FP and padstacks are left in flatlib area.
4 f1 X' |! {: r& S0 s9 Q: W1580580 ADW            LIBDISTRIBUTION  list files are not getting cleaned up for custom models if they are purged.
! N$ d( D4 W3 U1582064 ALLEGRO_EDITOR UI_GENERAL       User defined menus not working in 17.28 R0 a0 q$ T: H- @5 V0 |6 V& K5 W
1582628 ADW            TDA              When one user takes an update of physical object while the other user is still checking in the object, TDO crashes
+ P7 M( i& {. T: |  Y$ c- C! b, S1582856 PSPICE         MODELEDITOR      Getting ERROR: [S2C3471] Base part library does not exist when Export to Part Library, though olb created
! E# p; O, x" w3 M1584719 TDA            CORE             Caching errors coming for a board ref project while doing Block update
+ P8 h! a6 r8 ^, T' X1587045 CAPTURE        IMPORT/EXPORT    Unable to import PDF file; v7 \: t' ?; G3 `# R
1587259 ALLEGRO_EDITOR UI_GENERAL       axlUIMenuFind not working correctly for the 'bottom' option. i2 x& f6 K1 \+ \0 M) |6 _
1588736 PSPICE         MODELEDITOR      Model Import wizard says "Invalid configuration" when lib opened in Modeled
. H, Y4 v, [  M  _1588742 PSPICE         PROBE            Browse icon is missing from Pspice File > Export > text, m- y* y4 Y5 O( c7 b
1590006 ALLEGRO_EDITOR UI_GENERAL       PCB Editor 17.2 crashes when multiple browse windows are opened
) ~3 H" [6 }/ {& x- [1590597 PSPICE         PROBE            Problem with the adaption in the Probe Window icons
5 d2 p. _: a, H5 M5 q! A; q1591264 ALLEGRO_EDITOR UI_GENERAL       Film order in Visibility View sorted alphbetically and does not match with the Manufacturing artwork
9 J, N& X3 x, L9 U2 `* t1592089 PSPICE         MODELEDITOR      Can not get PSpice DMI Model DLL while using PSpice DMI Template Code Generator
: ?" Q& K+ c3 n) ~* \% K3 \1593436 ADW            DBEDITOR         new Model type form does not focus cursor in window, User must select the Model Name before any text shows up
( y9 }* g: D: K6 e& a1594076 TDA            CORE             TDO is crashing on concurrent checkin when one of the user got blocks which are not modified
8 z0 ~  i! h5 w: D! T1595987 ALLEGRO_EDITOR PLACEMENT        Subclasses not getting updated in Placement Edit mode
6 R) R% l) a* ?! Q* k# O1596162 ASDA           IMPORT_DEHDL_SHE Importing sch pages from DEHDL imports the block as well
2 X9 S' S! e( h+ V1597000 CONCEPT_HDL    INTERFACE_DESIGN Renaming NG does not work if >1 segments have NG names
) j( r6 s9 \2 Z- G5 T) e5 ]& Z1597406 ALLEGRO_EDITOR SHAPE            Dynamic Shape does not void the traces and voids open areas
  Y2 ]5 n6 l. c1597957 ALLEGRO_EDITOR PLACEMENT        Quickplace: placed and unplaced counts not getting updated
$ h( \, w) q% p. p! x9 G1 M% V1600194 ALLEGRO_EDITOR DRC_CONSTR       Update drc command changes the amount of DRC count when using 8 threads% ?1 y/ c6 w1 ~7 {1 G2 q/ z* c
1600800 ALLEGRO_EDITOR GRAPHICS         LINUX 17.2 operation of Update DRC is not the same as Windows – graphics not updating
9 X$ p$ }8 c9 l# \7 u) D1602605 CONSTRAINT_MGR OTHER            OrCAD: constraints not getting saved
+ O( m0 Z' J: Q+ Y1602801 SIG_INTEGRITY  OTHER            Dielectric Warning message when opening SiP tool.% B) g5 s& s" F% F& c( `4 D
1603377 PSPICE         ENVIRONMENT      At Markers Only option does not generate .dat file
: b: y% S  G+ U$ {& B' x1604166 CONSTRAINT_MGR CONCEPT_HDL      Audit ECSets does not work from 'Referenced Electrical CSet' column header
. W' W. P$ p. [) G1604741 ASDA           CANVAS_EDIT      tcl console changes the present working directory (pwd) when you open the proj preferences & close it.7 o5 H# b3 _4 z  ^* R; `( ^
1605310 TDA            CORE             TDA is crashing sometimes in the Join Project wizard& Q- Y/ b! l# S0 y7 m* c
1606861 CONCEPT_HDL    CORE             Crash on Linux during Generate View
) K; q" ]. X5 [1606917 CONSTRAINT_MGR CONCEPT_HDL      Importing tech file in DE-HDL Constraint Manager is creating a duplicate 'DEFAULT' cset- F% B2 w3 y1 i* K4 R
1607157 ALLEGRO_EDITOR INTERACTIV       Edit - Change allows lines to be copied to Cutout subclass, but that subclass requires closed polygons
; y( C( F1 g( S9 G1607330 CONCEPT_HDL    CORE             Variant view schematic PDF corrupted with attach_props set
& O% @. T& a( r$ B7 m) X) e1 a1607568 ALLEGRO_EDITOR NC               Allegro shows wrong drill legend Top to Top drill.
" x( q+ m1 E5 Q/ _1607986 CONCEPT_HDL    SKILL            cnGetSetupProjFilePath skill command in SPB 17.2
1 D& o* H* t- D7 o* Z$ L" f1608524 SIP_LAYOUT     MANUFACTURING    The Display Pin Text tool fails in the 16.6.073 version with a parseString error.' p# U. n! l/ G) }+ M
1609400 ASDA           CANVAS_EDIT      RMB > Assign Differential Pair should be grayed out when a single net is selected1 o5 U1 }; }7 u9 o: Z+ \5 m& @
1609809 ALLEGRO_EDITOR UI_GENERAL       Crash in Allegro PCB Designer version 17.2-2016 on Linux7 j) N; S. R9 H, o! `7 ]6 @
1609856 ALLEGRO_EDITOR ARTWORK          Embedded paste and soldermask showing up in both top and bottom gerber files.2 n7 C; h( w1 @8 C, c3 C9 \2 v
1609922 CONCEPT_HDL    INFRA            Launching Model Assignment crashes DE-HDL when the temp/edbDump.txt is read-only
! K/ [5 g" }3 l% }- R/ W6 P1611226 ALLEGRO_EDITOR SYMBOL           Allegro shows crash message while saving flash symbol.
5 G' T4 j6 Z0 R- w- T5 e: F' @1612108 ALLEGRO_EDITOR OTHER            Netlist Import is crashing with the .SAV message.. N; k9 `: T5 Y, t+ Y4 ?
1613123 ALLEGRO_EDITOR SKILL            drillType Attribute in Skill for Ovel Drill return OVAL SLOT in place of OVAL_SLOT; D7 u% Q+ ?. P8 l5 f3 R
1614000 ADW            LIBDISTRIBUTION  lib_dist does not complete and does not allow to delete the .lck file.
) F4 v9 L! j4 w1614667 SIG_INTEGRITY  SIMULATION       Different results from Probe in SI Base and SigXp4 J) [4 L- ?. ?
1615601 GRE            IFP_INTERACTIVE  Delete Bundle then try to delete plan lines results in fatal error
5 ]* B- z& b4 G3 F& O* W3 e1616235 ORBITIO        ALLEGRO_SIP_IF   oio2sip import doesn't map layers correctly
% V' a" A6 _+ o1616540 SIP_LAYOUT     DRC_CONSTRAINTS  Same net DRC Line-to-Line reappearing after dyn shape update7 P$ a- f# f+ t4 Q+ ]; O
1616733 ALLEGRO_EDITOR INTERFACES       Genrad output no longer working in 17.2. Gives Error: extracta process failed. Command terminated5 I) B/ `6 E% z' p4 |3 N) D# i! t
1618751 ASDA           DRC              SDA is showing Zero node Net errors when we run DRC checks, but user had RETAIN_ZERONODE_NET 'NO' in Site CPM file.
) J# p- U7 A+ s7 X1618797 ADW            FLOW_MGR         Flowmgr fails to execute command
' p* T- R3 H9 }0 j0 Y1618930 CONSTRAINT_MGR INTERACTIV       Hovering over row column cell causes the application to go into a not responding state.
: U6 e: o4 b0 n+ `) U1620350 ASDA           EDIT_OPERATIONS  Uupdating version for a connector pin looses the pin number
& y5 g7 a) b& Y8 N8 r1621963 ASDA           SELECTION_FILTER When working in SDA, I am able to select "Pins" on all parts except connection pin symbol.
6 K1 S0 P, y$ q1622715 CONCEPT_HDL    CONSTRAINT_MGR   Extracting a XNet crashes the tool2 N" e& Q" P' C  c
1625209 ASDA           IMPORT_PCB       File Import from Allegro shows board differences
- `2 M; I0 ~4 m4 |0 c  n3 SDATE: 07-28-2016   HOTFIX VERSION: 003
7 D/ E* t# m6 S1 N; {; m6 w===================================================================================================================================" H9 h1 I# R, N+ c1 t
CCRID   PRODUCT        PRODUCTLEVEL2   TITLE
1 ]8 M0 ?$ S1 b5 I0 S9 r===================================================================================================================================
5 F5 z8 ]5 p$ y7 B& D2 t  }: q1423889 ALLEGRO_EDITOR EDIT_ETCH        AiDT gets poor routing result2 @: }& W# z5 {$ i& A+ i! L0 K3 ^
1461626 CONCEPT_HDL    CREFER           CREFER shown to each instance of block pin though net changes& l, o! X9 K( i! C
1472456 CONCEPT_HDL    CORE             XCON and design are out of sync
9 U' b" Z( Z# w" M' b: z2 p. y1546151 CONCEPT_HDL    CORE             Add port, Genview, move pin on block - the pin name disappears; y/ p" M9 z# `; ]4 D0 @+ A( I
1547356 ALLEGRO_EDITOR EDIT_ETCH        Results variations from ISR S034 to S0665 J# b& B1 D% m' @8 l0 a
1560102 ADW            FLOW_MGR         172BETA: eval in command string does not work% B6 H' [/ r2 l
1570032 ALLEGRO_EDITOR GRAPHICS         Issue with 3D View3 a; o5 q( |& j% [
1574676 ORBITIO        ALLEGRO_SIP_IF   sip->oio eco doesn't work properly& q5 m3 V' C. w2 Y; l) `: l
1578876 ADW            ADWSERVER        Component Browser crashes when trying to show details on a part number4 t6 v$ m4 w) z
1580744 F2B            PACKAGERXL       ERROR(SPCODD-114): Duplicate physical part name NETSHORT found* Q7 N6 ]+ i0 o2 \' w: b. A. Z
1582863 CONCEPT_HDL    CORE             Generate View creates non existent ports
1 V' ^" b8 j, V& t. }1584317 CONCEPT_HDL    CORE             When  packager fails, no option to open pxl.log file from design sync window./ E) O$ Q' @+ s. U3 ~1 O+ g
1587018 ADW            FLOW_MGR         Project Update at Ericsson in ADW 17.2 asks to specify flow name.
& y/ ?8 I1 r! K# R, K- a1587157 CONCEPT_HDL    CONSTRAINT_MGR   pstprop.net reports conflicts on nets with VOLTAGE properties
2 S9 k' |# Q  W  f0 l  \1587498 CONCEPT_HDL    INTERFACE_DESIGN Possibility to tap bus bits removed
4 o& o" f$ U+ k6 D1587718 ADW            LIBIMPORT        Library Import Pre-analyze report is not being written
+ E6 Z4 z, B" c! I6 ]- J, y1588197 ALLEGRO_EDITOR INTERFACES       STEP output fails when External copper selected on Win10-17.2" @! z" B) m4 f# q+ g( Y8 y
1588786 ALLEGRO_EDITOR OTHER            strip_design reports "Design corrupted message"9 u, U2 f. I4 C( b5 D
1589252 CONCEPT_HDL    CORE             Search options go to page origo not chosen component! @/ U6 l6 Y  H  d& l, W! F4 h
1589318 ALLEGRO_EDITOR DRC_CONSTR       Via to SMD Fit DRC between Embedded pin and via which do not share layers$ E1 X1 M8 T1 F/ i. R- S! r6 T
1589979 ADW            FLOW_MGR         Design Name change in EDM 17.2 doesn’t reflect in flow manager in same session of project
9 T4 V; Q( q8 ]6 {+ Q+ i1590538 CONCEPT_HDL    DOC              Open Archive shows unclear behavior' t, r  w, _- r2 v0 Y
1590639 CONCEPT_HDL    OTHER            DEHDL crash when importing design
" g9 s2 n: \; i# u2 m  c1590651 CONCEPT_HDL    INTERFACE_DESIGN DEHDL duplicate NetGroups created in Interface Browser and CM
4 g! ~3 \8 Y. c1590720 ALLEGRO_EDITOR INTERFACES       Text Size Parameter file does load names into the text table' w% u$ m/ c) d( M* u' O2 D; p- N) h
1591070 PSPICE         PROBE            PSpice crash while evaluating measurement from trace>measurements" w) A' D8 m2 i' \+ a
1591223 CONCEPT_HDL    CORE             Variant information does not display on lower level schematic
! Z" i9 J9 K4 C" v& _9 t6 v) v- H1594240 CONCEPT_HDL    ARCHIVER         Archiver is not able to change the permissions of the cells archived
2 [' u4 |! S8 T: R$ B1594416 ALLEGRO_EDITOR PAD_EDITOR       Padstack Editor crash in 17.2% v) b3 p' x: P3 y- |! A  _
1596615 ADW            DBEDITOR         Component Browser didnt come up to search parts, also the database editor didnt return search results: X8 ~. s5 Z! |7 f% N
1596780 ALLEGRO_EDITOR SKILL            PCB Editor crashes after doing SRM update and save
" o9 u# w. s* G6 v1597153 F2B            DESIGNVARI       ERROR SPCODD-53 in Variant Editor
" I) c$ X0 y0 q! `3 A8 D" J1597385 F2B            DESIGNVARI       Some 16.5 variant DNI parts are now appearing in 16.6 as X-OUT and some don't have X-OUT or DNI6 r5 J2 L& H! J$ l
1598629 F2B            PACKAGERXL       Export Physical crashes- G2 ~: N, K. x7 P6 {2 ~. C
1599452 ALLEGRO_EDITOR ARTWORK          Import Artwork, Mirror option does import pins or shapes.
( Q, Z- |+ ?% u' E- B, {; V+ J1599744 ADW            FLOW_MGR         Few flow manager buttons are not working in EDM 17.2
, {( \9 q) n$ _5 z1 U0 w2 |! V! Z1599950 SCM            OTHER            Adding the GND net to parts/pins takes a long time.
, H$ Q* a. X/ G! w4 z; ^1600226 RF_PCB         AUTO_PLACE       Fail to auto-place RF group6 ~% a, D8 m% S7 Q# L
1600618 ALLEGRO_EDITOR DRC_CONSTR       case sensitive issue with Physical Constraint Set
0 |5 f# F/ ]% }+ I: a* L+ l1600914 ALLEGRO_EDITOR INTERFACES       File > Export > PDF shows the shape as unfilled.% q/ ~1 r+ |" [+ ?2 p  ^0 `
1601165 ALLEGRO_EDITOR DATABASE         Thermal Relief is not added for Rounded Rectangle pad. @5 K- s; s5 V6 [, F
1601281 ALLEGRO_EDITOR OTHER            STEP model link gets corrupted with SKILL axlLoadSymbol6 E5 }4 {. g- n+ B1 \  z
1601282 ALLEGRO_EDITOR OTHER            Export Libraries will not export device files when there is a space in the folder name.
; r2 J3 G7 Z1 n" V- b1602514 PCB_LIBRARIAN  METADATA         References to some primitives is missing in block metadata causing TDA errors for missing parts after join project
/ t( g' |& C; o& c, }" w1 Q/ R1602823 SIP_LAYOUT     WIREBOND         SiP Crashed during Add Wire command3 q8 m+ N  F' j, ~) d
1602955 ALLEGRO_EDITOR SHAPE            Shape no DRC when there is a Route Keepout in base layer.+ C7 c  j" p: Q' M$ p
1604223 CONCEPT_HDL    CORE             ERROR: SPCOCD-553: Connectivity Server Error& N7 |" s  T# r$ r# n
1604746 ALLEGRO_EDITOR OTHER            In 17.2, there is a discrepancy in layer data when importing extracta files into their Mentor Graphics extraction tools.
, E. m1 t' O/ C* Y1605322 ALLEGRO_EDITOR TECHFILE         Cadence SPB17.2 Issue - Long duration in Tech File generation3 O) r- L/ @+ J7 {
DATE: 06-31-2016   HOTFIX VERSION: 002& P& a0 }# Y5 P8 g  t# w5 k0 ~
===================================================================================================================================
# z% \' h, W3 m# |4 {CCRID   PRODUCT        PRODUCTLEVEL2   TITLE
+ Q) l8 ?* D; R$ p, T===================================================================================================================================
0 a  P. V& y+ b+ `$ d1452838 CONCEPT_HDL    CORE             Apparent discrepancy between Bus names and other nets  f' J4 i/ w7 g3 @" _, w
1469146 ADW            LRM              ERROR(SPCODD-5): Pin '1<1>' on the following primitive instance cannot be packaged in package+ a! {# R1 i* s% k
1481802 ORBITIO        ALLEGRO_SIP_IF   import of oio to an existing sip offsets the results incorrectly" z( x( j2 x, G* x1 v+ o. X
1518957 APD            SHAPE            Shape void result incorrect
* K8 V) f" q  l- x- Y1519155 ALLEGRO_EDITOR OTHER            IPC-2581-B Negative Plane Error0 j% [  F- ^' s$ V
1524947 SIG_INTEGRITY  SIGNOISE         SI Base, PCB SI: Custom Stimulus is not recognized correctly( d( j3 W# |+ H. B2 Q
1532162 CONCEPT_HDL    CORE             The Rename Signal command does not update split symbols.+ u8 R% o' j+ B$ y7 J4 i6 O2 P! j
1543997 CONSTRAINT_MGR OTHER            Import Logic is overwriting the constraints in attached design.
6 Y% T/ w! y$ X9 W2 K- T$ u1544675 ALLEGRO_EDITOR OTHER            Export libraries corrupts symbols if paths do not include the current directory (.)
# r9 d5 z# B1 Q: L- |! V5 t, |1549097 CONSTRAINT_MGR XNET_DIFFPAIR    Need to warn users creating differential pair(s) in the Physical Tab with nets that have voltage properties set
. `: Z( D9 ]) g: m0 G  o1551934 ALLEGRO_EDITOR SKILL            axlBackDrill command is not analyzing new layer set when application mode is set to 'None'
) q1 b) C6 p  R9 s2 O2 J( {! }1554919 ADW            LRM              LRM does not find PTF data for cell 'res' in the reference library$ l1 m7 V/ i, j& }# Q" d
1555009 CONCEPT_HDL    INTERFACE_DESIGN Not possible to rename NG
( U9 f( ~& U+ d% E% p1559136 ALLEGRO_EDITOR EDIT_ETCH        Cannot connect floating clines to vias with nets
$ {, V7 Y4 C+ y1 W1559552 SIP_LAYOUT     ORBITIO_IF       device offset in oio2sip translation9 u3 c! K8 p/ l0 V& d( F2 |" }; ~
1560301 CONCEPT_HDL    CORE             DE-HDL hangs when Edit menu commands are called on Linux if xclip is open
1 q8 A5 G0 K, C# K, J6 i2 y. {; i1560804 ALLEGRO_EDITOR OTHER            Film records order gets reversed when using File - Import - Parameters after File - Export - Parameters% o' q4 E# q4 p
1561501 ORBITIO        OTHER            oio -> SiP refresh seems to hang" B5 e, Q- z" {$ b
1564036 CONCEPT_HDL    CORE             User-defined custom variables are not getting populated in the TOC
: Z7 ?. f7 X5 K1564545 CONCEPT_HDL    OTHER            Signal model property deleted from an instance is not deleted from the instance pins
# s0 r+ F! x' }  p' `, i1 o1564552 CONCEPT_HDL    CORE             Find Net should zoom to the nets on schematic canvas. M" v. Z! q( c4 [, K) U# t4 k
1566119 CONCEPT_HDL    CORE             Right-clicking the schematic to add a component does not show all the schematic symbol versions& V' M' X8 ~# E- p8 s
1566848 ALLEGRO_EDITOR ARTWORK          Board Outline artwork is incomplete& b: K2 H2 q. k9 P3 y% r
1566942 ASDA           MISCELLANEOUS    SDA172: A lot of files in /tmp/ on Linux; a$ O2 @& p' s: y& k' y( C
1567290 ALLEGRO_EDITOR MANUFACT         Import Artwork fails to import a shape.3 W8 W5 j: V9 g" s/ I) F& H
1567587 ALLEGRO_EDITOR MANUFACT         Extended tool name in header of drill file is not correct0 l9 X) g/ `0 w  i
1569056 CONCEPT_HDL    CORE             Opening New Cascaded Window Causes Graphics Artifacts on Old Window
& h# \' Y- a2 N1 ]/ G) m* i3 J2 p1569087 ALLEGRO_EDITOR DRC_CONSTR       Running DRC Update gives the message  'Figure outside of drawing extents. Cannot continue.'7 B2 v# l5 c% v
1569147 CONCEPT_HDL    CORE             Signal Name AutoComplete Drop Down List Not Correctly Displayed3 e/ g, v3 x0 {1 I7 v
1569394 ALLEGRO_EDITOR SKILL            axlPadSuppressSet( 'on 1 '(via)) not working on SPB17.2
6 a- W5 ^- x8 i  d% E1569924 CONCEPT_HDL    CHECKPLUS        ERROR (body_to_physical_check) - Pin name(s) not found in package : PEX_REFCLK0_N* PEX_REFCLK1_N*...
9 B: I; N! k# ]- S7 e/ t1570398 SIP_LAYOUT     DATABASE         Diestack layers can't be deleted if there are unplaced symbols in the design9 n$ p9 ?: N  K8 p4 F0 R1 {
1570419 CONSTRAINT_MGR CONCEPT_HDL      How do I add a customized worksheet custom property weblink in Constraint Manager# {$ q! ~6 s- U3 I# o
1570624 APD            ARTWORK          Artwork file has missing voids on a layer and is causing a short. e- D8 Q# T" ^' K1 z. w1 x
1570678 F2B            DESIGNVARI       Variant Editor error when adding an RSTATE property
) a4 ?9 Z) ^1 ~& v" @4 \1571113 CONSTRAINT_MGR DATABASE         Reports generated from cmDiffUtility show the differences in mm units only7 L7 R7 M  v( s9 d
1572593 ALLEGRO_EDITOR ARTWORK          ARTWORK: 'Draw holes only' option does not match display9 f% }1 @0 G; b7 H% n0 W
1573127 CONCEPT_HDL    COPY_PROJECT     copyproject creates incorrect view_pcb entry
3 L# y" j/ D3 Z1573205 CONCEPT_HDL    CORE             dsreportgen is unable to resolve the physical net names (PHYSNET)
/ i% `: t$ [1 |4 `/ i" X% W% v1573625 CAPTURE        PROJECT_MANAGER  Toolbar customization is reset when Capture is re-invoked in SPB 17.2% G' q4 ^( G) H! D9 t# D: l
1573755 ALLEGRO_EDITOR CROSS_SECTION    Switching between plane and conductor changes material in Cross Section.; P, f: u  w8 j' k
1573970 CONCEPT_HDL    ARCHIVER         archcore fails to archive the <project CPM>.arch file
! t* _, \5 V' ^/ Q; f4 a! q1574381 CONCEPT_HDL    OTHER            Packager crashes with some advanced settings- @5 \& x) J  L+ [9 B7 T
1576100 ALLEGRO_EDITOR SYMBOL           Update symbol crashes, creates '.sav' file, but shows update was successful in 'refresh.log'
) |% t. d) S" m  b1577381 CONCEPT_HDL    CORE             ERROR(SPCOCN-2128): The NetGroup structure does not match the PortGroup structure
, Y3 P; i* g9 x# J" y1580103 ALLEGRO_EDITOR DATABASE         dbstat of 16.6 does not recognize 17.X files; u2 `+ E! B4 L0 ~, k
1580891 SCM            REPORTS          Dsreportgen crashes on different scenarios
4 q, k# n( a6 M7 n9 d: t- G& t1581254 SIP_LAYOUT     CROSS_SECTION    "Apply" or "Ok" crashes XSection8 o, B9 t9 {9 K/ A, G
1584957 ADW            FLOW_MGR         17.2 Flow Manager, JavaScript - Tool Launch Error
& C1 G# R6 K6 Z+ f3 Z1588823 ADW            FLOW_MGR         UNC paths have stopped working in Flowmanager in 17.2) ^* O& L) W7 ~' q8 P) R) j! u
1590064 ADW            LRM              EDM 17.2 gives LRM unnecessarily.% \- @! N5 g% w9 d- o0 U
DATE: 05-06-2016   HOTFIX VERSION: 001
6 B% R; A6 e5 }) Q===================================================================================================================================
% h0 u& \: Z1 D8 w. zCCRID   PRODUCT        PRODUCTLEVEL2   TITLE( C) \* m. e- V) b! R
===================================================================================================================================+ e0 Y2 M3 q/ A! {5 B
1272355 F2B            DESIGNVARI       Property changes on replaced component shows incorrect result in BOM output3 y4 b! |6 a* n6 |$ R& o2 z
1482953 ALLEGRO_EDITOR DATABASE         Part change disassociates parts from Group
# d2 M# d: [! f* r/ A0 h* l! Z1484075 ALLEGRO_EDITOR PADS_IN          'pads_in' imports ASSEMBLY_TOP  and PLACE_BOUND_TOP outlines that are defined as shapes as lines  i- [1 b. t+ T
1488909 ALLEGRO_EDITOR DRC_CONSTR       Test Via causes net scheduling verification to fail. J( B  ^! q1 f0 E3 J
1498389 SIP_LAYOUT     DIE_GENERATOR    Provide the ability in the 'die in' command to specify flip chip as a DIE symbol: y, T# F- \$ R9 T5 o# \  f) [. s
1499515 ADW            COMPONENT_BROWSE The Search Criteria property value is automatically being set in the ADW Component Browser- d. }0 t9 i4 a, f1 z* x8 E
1506672 ALLEGRO_EDITOR INTERACTIV       Replicate Place - Shapes are missing  |. G; R& a+ O+ m4 S3 N
1522411 FLOWS          PROJMGR          License selection should persist on invoking Layout from Project Manager
" o/ ]! G0 W4 k1523532 F2B            PACKAGERXL       Adding subdesign names in the "Use subdesign” or “Force subdesign" sections hangs for more than a minute
" _9 j1 v% J7 V: w8 i$ h1525783 CONCEPT_HDL    CORE             \BASE scope does not work for SYNONYMed global signals
+ @0 c% [3 x2 @, j0 b% g1526729 SPIF           OTHER            Exporting a dsn file causes PCB Editor to crash - in the interactive and batch modes
/ L; |! V+ V, ?; Z" a5 m% M- G1529846 ALLEGRO_EDITOR SHAPE            Some shapes are not generated in the artwork
! o) Y8 q- |/ W+ v# n# A1537499 CONCEPT_HDL    CORE             Adding the same version (already placed) with the same split block name should not be allowed
; a; y' P! `3 ~. L9 K1541589 ALLEGRO_EDITOR INTERFACES       STEP model incorrectly shown in 3D viewer. Shows pins as angled.; p: w' Z8 k- W+ h+ @& K8 m2 v9 b
1542334 CONCEPT_HDL    CREFER           creferhdl leaving lock files in sch_1 folder
. y: K& `8 l! l: ~  k1542722 ALLEGRO_EDITOR INTERFACES       IDX export: RefDes and PART_NUMBER missing for mechanical symbols
- y8 u8 q& t+ v7 {1543410 ADW            LRM              LRM shows confusing pat status. It reports that update is needed but clicking update doesn't work
) }( W6 F. Z& k( [/ U; _1544614 ALLEGRO_EDITOR SKILL            Associative dimension data reaches the 'psm' file despite deleting the layer on which it was set in the 'dra' file, d% b# A! M$ s! X% P
1545370 APD            OTHER            Pads in .mdd file getting placed on different layers as compared to the design6 J3 u/ v" I* ~3 F- y: X: ^
1545909 ALLEGRO_EDITOR UI_FORMS         Show 'microvia' checkbox in 'Blind/Buried Vias' form only with the 'Allegro_PCB_Mini' license
; ?) q. d  E* R, N) Z1546141 ALLEGRO_EDITOR SHAPE            Shapes missing from Artwork; j' v# n/ H/ I! S& }
1546877 CONCEPT_HDL    CORE             Align Left on Wires Fails With Incorrect Error Message1 t' }4 s. k" O, Z0 t/ ~# R
1547224 CONCEPT_HDL    CORE             Lock the 'PATH' property once it is assigned by system
$ l4 O( @2 L6 i3 ]3 S  U* ~2 N* ~8 A1547584 SIP_LAYOUT     OTHER            SiP - Design Variant - delete embedded layer if not selected.4 z, E& T8 _* _: S! ]
1548116 CONCEPT_HDL    CORE             Some versions of Technology Independent Library do not appear when adding a symbol' K' i& c7 R- Q  K
1548151 ALLEGRO_EDITOR INTERFACES       Exporting a step file gives a component rotation mismatch in the *.stp file
4 l9 \# S- _4 W0 A8 U8 p1548421 F2B            BOM              Parts with same 'BOM_IGNORE' set do not behave the same way in the BOM report
* N4 d+ \3 q% R3 V$ A" X1548978 ALLEGRO_EDITOR MANUFACT         Shape not voiding clines
- Y! a( \0 J7 u  E1549662 ALLEGRO_EDITOR OTHER            Import Parameters Path' fails if parampath does not have the current directory ('.') set
- {( h0 l9 D6 G. Y& X) i1549836 CONCEPT_HDL    CORE             Tools -> Customize -> Keys -> Reset does not actually reset keyboard shortcuts
, G; h$ N7 _% ]8 \1550941 PCB_LIBRARIAN  PTF_EDITOR       PDV Part Table Editor new column sorting causing problems7 h9 z! }4 w* p4 V
1551713 ALLEGRO_EDITOR DRC_CONSTR       Hole to hole drc between Via and pin3 P0 e2 H7 {  ^7 g- N1 Q
1553950 ALLEGRO_EDITOR SKILL            Executing axlUIControl('pixel2UserUnits) crashes Allegro9 g5 K5 f$ w) \; Y
1554333 CONCEPT_HDL    CORE             Changed connectivity error when aligning ports attached to netgroups% I" ?7 ?' h; F! r+ w/ q9 O0 z
1555092 SIP_LAYOUT     DEGASSING        Degass offset is not working with hexagons
( w3 e* Q' E* U! @1556261 ALLEGRO_EDITOR DATABASE         Running DBDoctor on board file gives an error"Illegal database pointer encountered, Exiting DBDOCTOR." and crashes
7 U' T3 Q6 W' f6 Y1557716 APD            OTHER            Stream out fails with request to terminate detected - Program aborted0 p5 L3 k9 a% ]' I/ ^8 e# g
1559951 SIP_LAYOUT     SYMB_EDIT_APPMOD Wrong bump locations after Symbol Editor -> Refresh co-design die
* o! k3 ^7 A# c1 k! `# o1560197 CONCEPT_HDL    CORE             bomhdl adds extra charcters to subdesign_suffix when generating hierarchical BOM2 q5 K# C2 T- _# J
1561077 ALLEGRO_EDITOR INTERFACES       Beta - IDX User Layer export fails on Linux
) m, d4 J$ b8 c0 N1562537 ALLEGRO_EDITOR MENTOR           Mentor BS to Allegro 16.6 results in Fatal Error2 r, L8 O$ B) F- f' J
1564203 ALLEGRO_EDITOR ARTWORK          ARTWORK : Can't generate negative film.
  j0 a; s% P, T4 j  [& l' i& F: Q) c% i6 k5 n
分享到:  QQ好友和群QQ好友和群 QQ空间QQ空间 腾讯微博腾讯微博 腾讯朋友腾讯朋友 微信微信
收藏收藏 支持!支持! 反对!反对!

63

主题

967

帖子

3164

积分

五级会员(50)

Rank: 5

积分
3164
推荐
发表于 2016-9-10 10:02 | 只看该作者
steven.ning 发表于 2016-9-9 21:38" f3 ?8 I+ n2 _6 D0 l% o
还是没有可以降到16.6版本的消息。17.2不真心不敢用。
+ ^8 [; y) f0 v6 l
已用17.0一年多,一条路走到底,没有回头路……
' P8 u$ K! H1 S* J

63

主题

967

帖子

3164

积分

五级会员(50)

Rank: 5

积分
3164
推荐
发表于 2016-9-10 10:01 | 只看该作者
  Mentor BS to Allegro 16.6 results in Fatal Error 这行什么意思,跟16.6有什么关系?

9

主题

245

帖子

1335

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1335
推荐
发表于 2016-9-19 21:02 | 只看该作者
好多年前学会建封装后就一直没时间画板练手,现在还一直用PADS

17

主题

439

帖子

1239

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1239
2#
 楼主| 发表于 2016-9-7 01:04 | 只看该作者
:)

17

主题

439

帖子

1239

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1239
3#
 楼主| 发表于 2016-9-7 01:04 | 只看该作者
:(:(:(:(

15

主题

181

帖子

4333

积分

五级会员(50)

Rank: 5

积分
4333
4#
发表于 2016-9-7 14:36 | 只看该作者
有没有下载链接?# L1 s, Q. ?' Z( o4 r

0

主题

6

帖子

11

积分

二级会员(20)

Rank: 2Rank: 2

积分
11
5#
发表于 2016-9-7 16:27 | 只看该作者
都用17.2了?

0

主题

28

帖子

873

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
873
6#
发表于 2016-9-7 17:14 | 只看该作者
感謝說明相關 hotfix 內容

32

主题

649

帖子

1881

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1881
7#
发表于 2016-9-7 21:11 | 只看该作者
好厉害5 j9 a, Q; j  t5 {1 J& w

9

主题

352

帖子

1957

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1957
8#
发表于 2016-9-8 10:09 | 只看该作者
patch不到"死",不算数.

0

主题

82

帖子

1586

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1586
9#
发表于 2016-9-9 11:49 | 只看该作者
大感謝!
  H9 r, A2 R) ~9 I$ f: HHotfix 一定要來更新與修正的. }% X% S8 P3 r, B
感謝您~

2

主题

137

帖子

1263

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1263
10#
发表于 2016-9-9 13:10 | 只看该作者
    谢谢楼主

0

主题

10

帖子

-8960

积分

未知游客(0)

积分
-8960
11#
发表于 2016-9-9 15:55 | 只看该作者
谢谢楼主提供更新内容

21

主题

538

帖子

8902

积分

六级会员(60)

Rank: 6Rank: 6

积分
8902
12#
发表于 2016-9-9 21:38 | 只看该作者
还是没有可以降到16.6版本的消息。17.2不真心不敢用。

点评

已用17.0一年多,一条路走到底,没有回头路……  详情 回复 发表于 2016-9-10 10:02

0

主题

95

帖子

3698

积分

五级会员(50)

Rank: 5

积分
3698
13#
发表于 2016-9-9 22:03 | 只看该作者
可惜没有链接啊
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

推荐内容上一条 /1 下一条

巢课

技术风云榜

关于我们|手机版|EDA365 ( 粤ICP备18020198号 )

GMT+8, 2025-4-13 02:00 , Processed in 0.071912 second(s), 34 queries , Gzip On.

深圳市墨知创新科技有限公司

地址:深圳市南山区科技生态园2栋A座805 电话:19926409050

快速回复 返回顶部 返回列表