|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
下载:http://pan.baidu.com/s/1gdhBNzl
" p% h/ ?* g, c2 p% v" p3 s- B- r, a
DATE: 05-01-2015 HOTFIX VERSION: 002! [7 f+ \# n" W- L* E
===================================================================================================================================0 s; V& n) L8 H' y3 `5 G7 G
CCRID PRODUCT PRODUCTLEVEL2 TITLE
# ?/ N3 D& B0 g; j3 e2 c+ ` ===================================================================================================================================
3 x$ Z i' n d' {. ] 1315048 ALLEGRO_EDITOR INTERFACES IPC2581 translation inconsistency on negative layer
" s8 G& Z$ I0 d. q$ ~ 1362745 CONSTRAINT_MGR OTHER Allegro PCB Editor crashes on opening Constraint Manager with any design' S" m; ?& B; S3 E
1373412 ALLEGRO_EDITOR GRAPHICS SigXP Print Canvas : Via model seems to be filled by black Via box.2 P0 J" l/ F9 W% w7 h$ ]" ~
1376765 CONSTRAINT_MGR ANALYSIS SETUP/Hold spreadsheet lists only one pin pair
) B3 v- c' g3 Z 1399646 ASI_SI OTHER Should be able to run mbs2brd with SI/PI base licenses
9 k2 `" C: W A8 \' [7 N# L+ P 1400215 SIG_INTEGRITY REPORTS cross talk failure on certain nets in PCB SI 16.6% z$ {- e% M4 j
1400302 ALLEGRO_EDITOR MANUFACT Copper Thieving is working differently in SPB16.6 as compared to SPB16.5
- _: f9 T2 l% {8 \8 f6 Q; d 1400755 ALLEGRO_EDITOR SHAPE Updating the shapes on the ATTACHED deisgn causes a short to a pad.
8 B; n- J) @, t' N: a& h. J' { 1400813 ALLEGRO_EDITOR SHAPE PCB Editor crashes when you delete islands from all the layers and save the board- [5 W% r# i% {. ?. O: R8 B. h% m
1404174 SIP_LAYOUT OTHER Creating bounding shapes generates INCORRECT shapes and DRCs
: [$ f7 B6 u, F% K* ?4 X4 G. o 1404184 ALLEGRO_EDITOR INTERFACES Step package mapping - Save is disabled for certain symbol
; l @3 D6 q, z$ R2 r5 d3 P" L 1406457 ALLEGRO_EDITOR SCRIPTS Unable to launch allegro.exe -orcad after update hotfix 046 t- o; k x; ?9 \4 H2 n+ C9 \( G
1407123 ALLEGRO_EDITOR OTHER Lines with zero line width are not being printed in PDF format, D+ N4 U" ~- U& s
1407483 ALLEGRO_EDITOR REFRESH The 'refresh symbol' command creates an unrouted connection in a fully routed design
7 ^( i4 Y+ ?. z) {) Y 1408072 SIP_LAYOUT OTHER Net assignment for a BGA component fails on running the File - Import - Netlist-in wizard command.% Y9 N# J( D' Z5 T" q, N" Z# O
1410857 ALLEGRO_EDITOR DRC_CONSTR Diff Pair Uncoupled length DRC gives different results in SPB16.3, SPB16.5, and SPB16.6.
. z3 F! M; f& }) t 1413235 ALLEGRO_EDITOR INTERACTIV Find by Query with Via Structures: GUI freeze8 V: Q9 ^1 f4 v) _
1 { e: t& w6 P4 O% T9 ^
DATE: 04-03-2015 HOTFIX VERSION: 001
; G/ M& {/ x$ F% _; W& U ===================================================================================================================================
% Q8 y3 ]2 I+ q$ I/ ~ CCRID PRODUCT PRODUCTLEVEL2 TITLE
* V: n) }' Y d, u8 L- O/ N ===================================================================================================================================
4 b+ F/ g4 q$ |1 K6 b 491042 CONCEPT_HDL SECTION Prevent PackagerXL from changing visibility on SEC attribute
3 R3 O# d6 B# A& k5 G 1205900 ALLEGRO_EDITOR INTERACTIV additional object polygon-rectangle for "snap to pick"
1 L: K' V5 |; b5 E* d) B 1327533 SIP_LAYOUT REPORTS Metal Usage Report fails
' q ~2 T. p- T' v5 H* V 1341177 ALLEGRO_EDITOR PLACEMENT "Place Replicate Unmatched Component Interface" window size should be increased to show "Matched Component"; ]5 o/ H w8 Q, A( N! W- |: f& ~$ P
1360269 SIP_LAYOUT REPORTS Getting incorrect results in the Metal Usage report of SiP Layout when the variable METAL_USAGE_REPORT_NOARCS is set
( v; Y: }# |# ]1 Q( n/ ?# y# d 1361281 ALLEGRO_EDITOR INTERACTIV Moving stacked vs non-stacked via's should be the same.( H& e3 B' a) M( R* w n1 s9 L
1366525 ALLEGRO_EDITOR INTERACTIV Add replace via with via structure command to Allegro PCB
5 |; _( p: m7 E( F3 [! v 1368091 ALLEGRO_EDITOR INTERACTIV Snap pick to fuction should see fiiled rectangle as a shape1 h8 l+ `0 o- A
1371510 APD DATABASE How to show DRC when tack point of wirebond out of finger boundary
U9 a- x9 v, \2 i& j 1373564 ASI_PI GUI Impedance results are incorrect in PFE
/ K" A0 @5 U0 ^. x- ] 1374703 ALLEGRO_EDITOR SHAPE Inconsistent behavior on shape voiding
) ~" C% u. Q4 D9 A4 U" h3 [/ \ 1376851 CONSTRAINT_MGR UI_FORMS CM workbooks change after simulating6 r& g* A8 u9 Q" l7 n/ U/ t# h
1377555 ALLEGRO_EDITOR DRC_CONSTR The "Line to SMD Pin Same Net Spacing" DRC toggles everytime we run "Force Update" of Dynamic Shapes.2 p$ t2 r- k' a$ ^" k& J1 m) M
1378032 ALLEGRO_EDITOR REPORTS Report command and batch mode give different Waived DRC Report results in PCB Editor
6 j! V R; c! b: l$ f 1378611 ALLEGRO_EDITOR INTERFACES Enable STEP export to convert the mixed unit into one single unit" q/ s$ o( V' b$ \0 Q
1379240 APD PLACEMENT Placement gives error regarding the difference in units between the database and symbol, which is not the case/ v. b& r' v+ `9 w9 b6 n
1394908 ALLEGRO_EDITOR DATABASE Database crashes on doing "Show Element" on selected net
4 p; a2 @3 [! X4 R6 h 1395541 ALLEGRO_EDITOR PLOTTING Export PDF not correct for Phantom lines, r( U0 u, R! }. ?/ T: j/ L
1395747 CONSTRAINT_MGR INTERACTIV Rename refdes causes Allegro to crash. Possibly due to CM being open.
+ H: D# A0 a* T3 l. R2 v 1396915 APD STREAM_IF The question about MIRROR geometry function from stream out
3 \( S1 a) }& V' D$ x! { 1398184 ALLEGRO_EDITOR MANUFACT Mismatch in backdrill data with IPC-2581 export |
|