|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
下载:http://pan.baidu.com/s/1gdhBNzl6 J# Q5 I& {- x7 s. G4 |
. M+ {# m3 o/ A6 f& j8 o DATE: 05-01-2015 HOTFIX VERSION: 002
o0 C& O+ W$ M' Z2 F9 @" o3 }6 J ===================================================================================================================================
2 H& X" L1 U4 Y0 X+ Z& f) q" Q CCRID PRODUCT PRODUCTLEVEL2 TITLE
3 l0 v: ^" o, B4 ]. S* D ===================================================================================================================================' q& l* K- B: S4 V' Y: u1 G7 y# C
1315048 ALLEGRO_EDITOR INTERFACES IPC2581 translation inconsistency on negative layer
9 x8 _& T2 g( ? 1362745 CONSTRAINT_MGR OTHER Allegro PCB Editor crashes on opening Constraint Manager with any design( C) m5 E2 ?. B6 G6 ~; T5 E9 [
1373412 ALLEGRO_EDITOR GRAPHICS SigXP Print Canvas : Via model seems to be filled by black Via box.
- T3 i* z K2 r( P4 t' S) U* i 1376765 CONSTRAINT_MGR ANALYSIS SETUP/Hold spreadsheet lists only one pin pair
/ u5 U7 f7 D- @5 ~ 1399646 ASI_SI OTHER Should be able to run mbs2brd with SI/PI base licenses
z& m6 D3 Y4 `5 a, D D/ ]3 [; Q. M 1400215 SIG_INTEGRITY REPORTS cross talk failure on certain nets in PCB SI 16.69 z+ Z" A( u$ \$ Z% |1 s7 h+ A
1400302 ALLEGRO_EDITOR MANUFACT Copper Thieving is working differently in SPB16.6 as compared to SPB16.5
5 F# |# q) Z0 M% o 1400755 ALLEGRO_EDITOR SHAPE Updating the shapes on the ATTACHED deisgn causes a short to a pad.$ a0 ^# m; ?4 g6 W/ d& X B: {
1400813 ALLEGRO_EDITOR SHAPE PCB Editor crashes when you delete islands from all the layers and save the board0 T* v H/ g9 i2 k. E
1404174 SIP_LAYOUT OTHER Creating bounding shapes generates INCORRECT shapes and DRCs0 F2 i% i' I" N; u0 t0 m2 i
1404184 ALLEGRO_EDITOR INTERFACES Step package mapping - Save is disabled for certain symbol
" o, a0 |5 i" n* V% F 1406457 ALLEGRO_EDITOR SCRIPTS Unable to launch allegro.exe -orcad after update hotfix 0462 ?; E* Q# v k6 `* u
1407123 ALLEGRO_EDITOR OTHER Lines with zero line width are not being printed in PDF format( D! q7 f8 h/ G6 X8 U
1407483 ALLEGRO_EDITOR REFRESH The 'refresh symbol' command creates an unrouted connection in a fully routed design7 \ N# K& o$ H* [; J( f1 {+ E
1408072 SIP_LAYOUT OTHER Net assignment for a BGA component fails on running the File - Import - Netlist-in wizard command.. m) O' U, S/ B( O$ X4 J+ F" @9 U# D
1410857 ALLEGRO_EDITOR DRC_CONSTR Diff Pair Uncoupled length DRC gives different results in SPB16.3, SPB16.5, and SPB16.6.9 l; a+ I3 o, H- K- V( i$ O+ y1 c
1413235 ALLEGRO_EDITOR INTERACTIV Find by Query with Via Structures: GUI freeze
1 O7 U% [! {8 I! L0 |: k& I! L( ~$ }4 @/ X# f# ?. G
DATE: 04-03-2015 HOTFIX VERSION: 001
x& C: B+ Q+ K! G4 n ===================================================================================================================================! e& J( b6 J" T2 H e! C
CCRID PRODUCT PRODUCTLEVEL2 TITLE$ C/ p1 e% @5 O% A: i; g0 K
===================================================================================================================================
# G6 e t+ U4 q! z 491042 CONCEPT_HDL SECTION Prevent PackagerXL from changing visibility on SEC attribute+ k5 L- k8 a+ \8 a5 U
1205900 ALLEGRO_EDITOR INTERACTIV additional object polygon-rectangle for "snap to pick"
3 U k4 W1 n( Q$ M 1327533 SIP_LAYOUT REPORTS Metal Usage Report fails
0 u/ j" H8 Y: X2 | 1341177 ALLEGRO_EDITOR PLACEMENT "Place Replicate Unmatched Component Interface" window size should be increased to show "Matched Component"
8 e3 ]0 j9 i4 w' s/ r/ c4 K, E 1360269 SIP_LAYOUT REPORTS Getting incorrect results in the Metal Usage report of SiP Layout when the variable METAL_USAGE_REPORT_NOARCS is set6 _- J9 `7 z8 P# w9 G
1361281 ALLEGRO_EDITOR INTERACTIV Moving stacked vs non-stacked via's should be the same.
]: y; i" y" [ 1366525 ALLEGRO_EDITOR INTERACTIV Add replace via with via structure command to Allegro PCB, s+ E) j) t2 Z/ C. _8 y
1368091 ALLEGRO_EDITOR INTERACTIV Snap pick to fuction should see fiiled rectangle as a shape
$ J& W. ?6 H ]* @/ o 1371510 APD DATABASE How to show DRC when tack point of wirebond out of finger boundary* t- k2 z4 b+ o- _+ I) M
1373564 ASI_PI GUI Impedance results are incorrect in PFE
% @* C6 @4 Z. i! R- m 1374703 ALLEGRO_EDITOR SHAPE Inconsistent behavior on shape voiding
* |8 ^/ E6 O0 C- u# H' K 1376851 CONSTRAINT_MGR UI_FORMS CM workbooks change after simulating* o3 d/ s6 ]4 D# M8 A
1377555 ALLEGRO_EDITOR DRC_CONSTR The "Line to SMD Pin Same Net Spacing" DRC toggles everytime we run "Force Update" of Dynamic Shapes.( v" ?1 r" X! f+ Y# v& J4 Q
1378032 ALLEGRO_EDITOR REPORTS Report command and batch mode give different Waived DRC Report results in PCB Editor
# p" r. \( J! H m 1378611 ALLEGRO_EDITOR INTERFACES Enable STEP export to convert the mixed unit into one single unit% n' }3 T3 L5 y2 Y$ n& d' f& g
1379240 APD PLACEMENT Placement gives error regarding the difference in units between the database and symbol, which is not the case
0 X! J- o/ c9 q, ? 1394908 ALLEGRO_EDITOR DATABASE Database crashes on doing "Show Element" on selected net
. u( _& l# G) y1 A4 k; D 1395541 ALLEGRO_EDITOR PLOTTING Export PDF not correct for Phantom lines) R2 M) ]4 c3 i5 F
1395747 CONSTRAINT_MGR INTERACTIV Rename refdes causes Allegro to crash. Possibly due to CM being open.
7 G* _. e/ I( h& v 1396915 APD STREAM_IF The question about MIRROR geometry function from stream out
5 ?4 G" t0 }4 Q/ M7 } H; o 1398184 ALLEGRO_EDITOR MANUFACT Mismatch in backdrill data with IPC-2581 export |
|