|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
本帖最后由 streetflower 于 2014-11-14 17:14 编辑 4 p1 B3 P3 ? `+ i; t
- X* Z$ Z" F) t* ?7 d* |Cadence 16.6 Hotfix_SPB16.60.038
I: l& Q; g1 E3 i8 j+ _6 } L6 w6 |2 p
http://pan.baidu.com/s/1gdCb4cV
, C" u# m7 ?+ w) L. A: a, w" \* e3 U5 V
0 G- v* B9 g- W# x8 Z
$ v$ i) S/ m) |4 J" H2 O1 E% K# n$ Z" h% x {! ]( w; c
DATE: 10-31-2014 HOTFIX VERSION: 038
Z! _$ \/ s: h! M' s===================================================================================================================================* P/ P9 ^" i6 S, H1 V4 ~! u. o/ ~
CCRID PRODUCT PRODUCTLEVEL2 TITLE
; T! w3 [3 d/ r===================================================================================================================================
0 Y3 l% T+ C/ \/ ^4 t K4 s& U1103937 PCB_LIBRARIAN VERIFICATION con2con should not have any need for a graphical terminal
$ O9 _7 ^: A' y9 p: Q8 {1 j1107843 FSP OTHER Support for lrf and lmf in archived project- R+ I n; i& h, q
1123765 CAPTURE GENERAL .OLBlck file not deleted if library is closed in Capture: E: X5 P% K- c/ t, A. R
1169740 FSP OTHER Ability to import "Assigned Pin" column to connect Generic connector and FPGA.. M7 s# L/ z: m/ e) J
1172641 FSP FPGA_SUPPORT Support for 5SGSMD5K2F40I2N device
: \$ } X# K0 E! i) O1177760 CAPTURE OTHER IC pins cannot be cross probed from Capture to PCB Editor
+ \) g+ }+ p$ ~& m1195672 ALLEGRO_EDITOR PLACEMENT Place replicate update should update component value text+ |& m8 G( U( X' D
1206563 FSP GUI Spreadsheet import support for xc3s400afg4005 S" f0 h; e+ B9 Q& c! M! t
1208169 FSP FPGA_SUPPORT New FPGA model request
, I( `; U; p4 X K. ]; P3 R5 j1224428 ALLEGRO_EDITOR PLACEMENT Get message "W-(SPMHGE-579): Unable to complete path to circuit for all selections" when updating place replicate circuit; d- ^; M4 T9 c+ S
1230064 ALLEGRO_EDITOR INTERACTIV Place replicate is trying to match dimensions1 e6 z9 p' b% }& V0 K0 L/ m
1253986 CONCEPT_HDL CORE Not able to define Source when adding property to a selected group
7 L' u6 p: S+ i! J6 D+ s+ R/ Y% I) G5 ]1266615 ADW SHOPINGCART Error(SPDWUB-48) while placing the part from the shopping cart
3 b5 L/ p4 z3 T0 f5 G( ~* H1269658 ALLEGRO_EDITOR EDIT_ETCH Ratsnest disappears near pin when routing. l5 G5 J0 `/ n) U1 x
1270158 CONCEPT_HDL CONSTRAINT_MGR Orphan nets are visible in CM but not in DE-HDL
( m5 r" |3 t5 I+ p0 o( z- A& w3 \1275042 CONCEPT_HDL COMP_BROWSER Unit specifier 'HC' not found in UNITS environment while placing the part on schematic( E7 e7 @: o! v t6 T
1276269 ALLEGRO_EDITOR TESTPREP On creating a fixture, a test point is generated but refs are not visible. 5 K/ O$ C+ w1 P8 v
1278037 SIP_LAYOUT ASSY_RULE_CHECK DRC soldermask to finger check required for cases when the finger has no wire attached |- y! G- k2 f6 T7 H+ I
1278475 ALLEGRO_EDITOR DATABASE Import Logic changes VIA net names to GND C9 E& h, o O- h
1279162 SIP_LAYOUT DIE_ABSTRACT_IF Add codesign die should default shrink/scribe settings from die abstract if abstract contains this information.
3 s+ I( |+ _* O( @2 v. d1282358 SIP_LAYOUT OTHER Why are IC/PKG symbols always mirrored when placed on a sip design?3 e/ K5 ?7 X E) a# @. c3 [
1283439 CAPTURE ANNOTATE Inter Sheet Refs placed on top of Off Page Connector name8 ]3 R/ W# E5 M9 J( B
1284809 ALLEGRO_EDITOR INTERACTIV Using the Fix icon in the toolbar will not apply the Fixed property to Groups6 g0 g, X' \) W5 \' A2 q
1286277 CAPTURE SCHEMATICS Capture crashes on adding Bezier curves
) G+ T( d& O& O3 c2 I1286354 CONCEPT_HDL CORE The GENERATE_SCH_METADATA 'ON' directive causes significant DE-HDL performance degradation
4 r& ?3 F) q% I% C: k4 {& D( F# G* B1286617 CONCEPT_HDL CORE Generate View failure
- {" P+ X: S* e7 }5 }3 p1287020 CAPTURE OTHER Option to disable Autobackup
% f8 y2 a" `2 Q% s$ n1287100 FSP DESIGN_SETTINGS FSP global edit of Capture library paths) { ^6 A; K/ e( H, f
1287877 CONCEPT_HDL CHECKPLUS Graphic check in CheckPlus hangs with sch_something view
7 R" h+ Q: i- A$ `/ m. w1289056 ADW OTHER MKnet program to also read the alim.auto from ADW_CONF_ROOT
/ U" N9 A2 v/ M# h o: d1289107 CONCEPT_HDL CORE Find with Schematic Selection fails after clicking Find All three times
, \0 W, `7 V, m' \+ M1289175 CAPTURE OPTIONS Autobackup changes timestamp of each and every part in the library.! y8 R/ b- e1 U; `
1289447 TDA CORE Undo Check-out removes new design data from local area
$ y6 r! ?; g3 F; d9 s( X1 g1289677 ALLEGRO_EDITOR SHAPE Complex shape filling fails without DRC- y3 u/ C, m" f! C+ Q) [9 J# t
1289755 ALLEGRO_EDITOR EDIT_ETCH Timing Vision Display error* S; v' Z& T( d3 K! A3 }. u, B
1289913 ALLEGRO_EDITOR EDIT_ETCH Enhance the fanout function to speed up the layout design in Allegro PCB Editor.3 k9 Q+ _1 T! |/ {& b
1290136 ALLEGRO_EDITOR EDIT_ETCH Unable to connect IC pin to ground
- T- A9 M$ |8 M" W9 S7 E, H1290426 SIP_LAYOUT LOGIC Deleting a distributed codesign component from parts list does not remove the component information from the design database( B* R2 X* V) F3 `- p; O
1291888 ALLEGRO_EDITOR INTERACTIV Property DYN_DELETED_ISLAND is not added on all the voids created by Delete Island command
- q5 n2 d3 M) L- B1292206 ALLEGRO_EDITOR OTHER Allow netname to be visible for pin/cline when viewed in Allegro PDF Publisher
@% y) O. x' d" Z) J) h$ y1292234 APD SHAPE Shape does not Void around Clines and Vias due to some corruption
# I& e3 V5 r+ e* ?9 |/ V1292877 ALLEGRO_EDITOR DATABASE DB doctor fixed void boundary but deleted all boundary without detail information.! P2 H9 u' L4 P
1293041 ADW COMPONENT_BROWSE Component Browser does not show results if you filter on the PPL and an additional column : k2 Q, N; l( R: f, N9 S
1293188 ALLEGRO_EDITOR EDIT_ETCH fanout function(via in pad) deleted the cline & thermal
. D9 M6 Q- n9 x. ~# F$ h& Z* H1293626 CONCEPT_HDL CORE Delete Page command could not delete the dependency file (page2.csd).1 S3 D% f/ a1 s
1293710 ALLEGRO_EDITOR EDIT_ETCH PCB Editor crashes during copy fanout
$ B* n/ X9 M' N& X; b& `/ b3 M1294355 PSPICE SIMULATOR Function "ddt( )" behavior in DC sweep analysis6 z! G* l9 f4 y# b0 S
1295232 CAPTURE SCHEMATIC_EDITOR Remove from group changes not reflected consistently in Part Manager, P8 o1 x; I W0 y
1295434 ALLEGRO_EDITOR INTERACTIV Enable Pin Name to be imported into a .BRD and display this in the show info output as done in APD and SIP7 ~2 I8 h, h- s' [% M7 K% D
1296583 ALLEGRO_EDITOR FSP_PINSWAP Crash for FSP Auto Pinswap with PCB Editor
# ?# T' x3 I" g1297095 ADW LRM LRM replaces incorrect part in schematic.; N9 {( @6 B( o: E/ w# j1 ~0 T
1297685 F2B DESIGNVARI 'Could not open xmodules.dat file' Error during 'Save'.
7 y% X2 q, p( p5 D- v1297835 ALLEGRO_EDITOR INTERACTIV DFA-Driven Interactive Placement not working correctly for components on bottom side9 R9 U+ I, A; H" S
1297870 SIP_LAYOUT ASSY_RULE_CHECK Wire to Wire Optical short ADRC reports wrong DRC violation7 Z2 r: ]+ C! M) Y' R( `& D4 H( U" ^
1297994 ALLEGRO_EDITOR INTERACTIV When moving a via and splitting the stack, the via moves off the design work surface.
j3 ~) n/ u. d1298129 ALLEGRO_EDITOR EDIT_ETCH Auto Interactive Phase tuning should have option to Allow DRCs/ S$ ], [5 i2 n$ J3 T" C4 S
1299050 ADW PCBCACHE Need a way to turn off all project ptf file backup files under flatlib/ E: p" W% P. e3 _2 j
1299873 CONCEPT_HDL CORE DE-HDL window size and position is not saved on exit
9 j$ Z4 V. |0 H1 t5 l# w1300101 ALLEGRO_EDITOR GRAPHICS Inconsistency in symbol editor and PCB Editor while showing 3D view
9 T0 Y* G7 P4 \; `6 m1300557 ALLEGRO_EDITOR EDIT_ETCH Move Component with "Slide Etch" or "Stretch Etch" removes DYN_CLEARANCE_OVERSIZE from clines
- U( h+ M( R) E5 b2 O4 i4 @% R- _1300806 ALLEGRO_EDITOR GRAPHICS Stroke command in 16.6 works differently as compared with earlier versions
3 p; ^2 m" W9 q1302103 CONCEPT_HDL CONSTRAINT_MGR DE-HDL CM startup time on large hierarchical is extremely large(6-8 min)
% k+ Y( E7 S1 N# p7 G, p1302939 ALLEGRO_EDITOR PARTITION Place replicate modules lost with design partition, v% K4 X# `% ^, K w
1303078 CAPTURE STABILITY Capture crashes on View -- Status Bar with no design open
0 ^( L& f" ^0 s1303106 ALLEGRO_EDITOR SKILL Creating shape with SKILL script does not work on SPB16.5 and SPB16.6.$ E: t. }- C% ] |' j
1303442 ALLEGRO_EDITOR EDIT_ETCH auto-interactive convert corner function crashes PCB Editor
2 \- W* `0 ?' Z$ T1303921 ADW COMPONENT_BROWSE Datasheets with spaces are not viewable in component browser
' X! g7 E1 q4 F* R3 _' b1304042 APD LOGIC ERROR(SPMHUT-43):netin command is not working for .mcm.
$ e6 p$ V2 A# [( T/ _( _# T9 A8 L1 [0 X1304725 ALLEGRO_EDITOR INTERACTIV Value 0 in Allegro Text Setup not valid anymore
4 q9 m- t8 i# A4 O" o$ r4 i1304734 ALLEGRO_EDITOR PADS_IN PADS_IN does not follow the settings in the options file
+ x& p% a: f' w( \ u: U- d# j1304882 CONCEPT_HDL CORE Hierarchy Viewer jumps up to the top on File Save$ N+ F6 O2 X) b4 P8 p7 n9 {5 V
1305147 ALLEGRO_EDITOR MANUFACT Auto silk result is unstable.) r# L; Z5 K0 \1 x3 I5 ^2 P" c R" R
1306323 ALLEGRO_EDITOR INTERACTIV Mirror command does not seem to work correctly.; ~( C7 j, L0 ]: D8 p
1306468 ALLEGRO_EDITOR DATABASE Dbdoctor Crash
8 S) {' T r. X* ?1307277 SIP_LAYOUT IMPORT_DATA Wants BGA Text-In Wizard to maintain Pad layer set in the text file instead of defaulting to Bottom layer.6 A5 P5 _% N1 o0 I
1307367 FSP FPGA_SUPPORT FSP user needs 5SGSMD5K3F40I3N/5SGSED6K3F40I3N in FPGA models.$ n0 y9 c. L) P
1307478 ALLEGRO_EDITOR MENTOR unable to do PADS Library translation.
0 f) [- P8 g6 u4 H1307626 ALLEGRO_EDITOR INTERACTIV Pick window is different for command and from GUI* i3 u% T# U# Q! @( j3 c& Q
1307785 ASI_PI GUI Decap Configuration GUI does not update until you deselect then select GND
9 p; m' Y' k' i- F- P1308163 SIP_LAYOUT ORBITIO_IF Importing OrbitIO with multiple packages and XDA file into SIP layout results in incomplete data& }: ^% `7 C& B: d A$ D$ { Z
1308289 SIP_LAYOUT ORBITIO_IF Import OrbitIO into existing SIP database fails. Testing an ECO type of design flow; ]+ r0 j3 Z, c9 a) t" e
1309315 CAPTURE ANNOTATE Incremental annotation is not giving correct refdes in case of attached complex hierarchical design
9 _' N7 d+ R" j" P# m0 l1310614 CONCEPT_HDL CORE Part Manager creates bogus directory on linux system% @1 n, X2 I, j
1311184 CAPTURE NETLIST_ALLEGRO Incorrect warning for DEVICE property value in netlisting.
9 n- x$ R0 [+ p9 ?' j9 M1311719 ALLEGRO_EDITOR INTERACTIV Allegro Component will not place on the canvas! g8 B( \/ J+ [( I8 d, c3 ^
1311757 CONCEPT_HDL CORE Cannot change a property from instance level to non-instance level- I% f# _ Z8 D9 q/ Q6 O% N
1311848 CONSTRAINT_MGR OTHER PFE is adding a capacitor after creating PI CSet
: j ?9 x- W0 j4 ]9 f1312553 CONCEPT_HDL CORE Customer could not add their net property after deleting it.
, F J, {! g) ?. F1313068 APD DIE_ESCAPE die escape gen: Cannot route from pad of Via Structure.
* l k; E2 |$ f1313239 CONSTRAINT_MGR CONCEPT_HDL Diff pair constraints disappear if xnet is created for them in Editor# P& u& T* a; Q8 D
1313850 ALLEGRO_EDITOR PLACEMENT Place Replicate ignores fillet at pins4 h% p/ M1 \' _, W% n
1314207 ALLEGRO_EDITOR OTHER PCB Editor crash when rotating IPF data! [* ^7 M4 z" w f. K. g
1314467 ALLEGRO_EDITOR INTERACTIV With high_speed option selected, PCB Editor crashes on move operation# K2 ]. M. @( t, S8 j
1314921 ALLEGRO_EDITOR PLACEMENT RATS are wrongly displayed.
! {, h$ X2 i& m7 R/ H1314973 CAPTURE OTHER Cannot cross-probe all pins from Capture
- w0 y- l `0 H# `$ M1316295 ALLEGRO_EDITOR OTHER .brd extension is removed after running DB Doctor from PCB Editor Utilities.; l4 m5 Q, x" q% L! {$ W8 O
1316757 ALLEGRO_EDITOR DRC_CONSTR Spacing constraint error on negative layer
1 [2 @2 m1 G1 L- }3 Z1316959 ALLEGRO_EDITOR PARTITION Exported soft boundary partition2 symbol still cannot move out of partition boundary
$ F+ `+ C3 @9 M% }4 B2 F+ p1 `- Y9 u1317157 SIP_LAYOUT DIE_STACK_EDITOR After moving the Dies to different layers a Wirebond has changed the connection from the pin to a shape.! ]# u$ x# V# y9 p6 ]
1317480 ALLEGRO_EDITOR SYMBOL Allegro DB check "SPMHA1-247 Illegal mirror error"
2 Y ^7 Z) O/ e1317614 ADW COMPONENT_BROWSE Datasheet_Url is not opening the file browser correctly
* l% _/ x: \" y) v; K1 Z+ \( G W1317876 APD COLOR APD crashes when executing Color Dialog for Nets" n* H( n# W9 D8 K; Z
1320028 FSP DE-HDL_SCHEMATIC Error (10002: Cannot find a ppt part that matches the instance properties1 n) N8 H5 d9 r5 {
1320438 ALLEGRO_EDITOR GRAPHICS Could not save DFA spreadsheet
+ f9 ?% Y, ]$ {" n+ Y% X1322600 CONCEPT_HDL CONSTRAINT_MGR Cannot extract xnet topology due to missing model even if the model is present" t% k/ G1 _ o6 f
1323327 CONCEPT_HDL CONSTRAINT_MGR Deleting Ref Electrical CSet from Diff Pair removes it from a Matched Group in DE-HDL8 n9 c. P7 O/ y. `
1325230 CONCEPT_HDL CORE DE-HDL crashes once the design is loaded.' b. _7 G7 ~, g6 }' y
1325644 F2B PACKAGERXL CDS_LOCATION/$PN not deleted from property file(dcf) backannotation warnings
, M( U" j* @5 W) }5 Q0 a1325905 CONCEPT_HDL CORE Schematic page import causes re-sectioning of the pins.
( v6 l+ S( l/ K1326163 SIP_LAYOUT OTHER SiP Layout - Void Adjacent Layer - Include option to ignore same net object when voiding
% k# e8 {! }, B$ ]& V2 U1326696 CONCEPT_HDL CORE Cannot get concepthdl -product to invoke with the high speed already available1 \ W8 `6 M" R" n' A- _. x, l& e
1327367 CONCEPT_HDL CORE Crash when saving after adding block pin
3 V! f0 [6 n: Z* J p1327569 ADW LRM LRM does not update the headers if the part number is also changed2 D) Z1 z4 L- J1 d, L* v# K0 a
1329271 ALLEGRO_EDITOR DRC_CONSTR Multithreading DRC check is flagging a DRC on the TOP Layer for Route Keepout that has the property ?SHAPES_ALLOWED? ON.9 s5 W( ]4 ~1 V5 \, l+ J' D$ J
1329587 CONCEPT_HDL CORE Using the GROUP command does NOT place all objects in the group back on grid$ M, F+ _5 \4 k
1330913 CONCEPT_HDL COMP_BROWSER Empty value in PTF file
& Y1 |7 S4 B# G1332728 SIG_INTEGRITY OTHER Signal model assignment form returning SYNTAX ERROR on Linux 5.0 5.7 and 5.9 with hotfix s036 and s037.
3 d, h" b2 t9 Z6 W/ B
) T4 N- i+ y- [7 L |
|