|
本帖最后由 yueyuan2003 于 2012-12-17 21:14 编辑
( b2 k: O2 S# w3 g o( j* m" ^* x+ h3 v& u+ t! k$ y
别的地方找到的更新说明,其实干嘛老是跟着公司更新软件啊,我就觉得16.3挺好的,功能就很好了
) a0 J2 z: u) [DATE: 12-18-2012 HOTFIX VERSION: 001
; @/ Y5 Q$ c* J0 `* |1 l# D G/ [===================================================================================================================================
; O8 @1 c; ^$ m$ F% _CCRID PRODUCT PRODUCTLEVEL2 TITLE$ Q7 n! e* o% J' X0 P
===================================================================================================================================" k r- J; B- Z- _3 u# W/ l
501079 ALLEGRO_EDITOR MODULES Enhancement for Module swap function similar to component swap: v1 g7 o5 s2 J* X* l
745682 CONCEPT_HDL CORE Attributes window requires resizing each time DEHDL is launched
# E: \/ v1 l' H4 `6 B825846 CONCEPT_HDL CORE The module_order.dat file gets corrupted
% ]2 i5 b! X j# D) `* b871886 CONCEPT_HDL CORE Browse button in Signal Integrity window of DE-HDL option causes program crash, K% ]* u v9 G- \$ H
891439 ALLEGRO_EDITOR INTERACTIV moving cline segments+ T% Z% n Y( B/ w6 o
898029 CAPTURE PRINT/PLOT/OUTPU ENH: TCL:To show net alias clearly in print out if alias has underscore' D) M7 S$ y$ N& b; l4 j! n
923210 CONCEPT_HDL CORE Search with multiple properties does not show all properties
7 Y% B# n( t: `- X) d3 f938977 CONCEPT_HDL CORE Properties attached to standard/DRAWING symbol does not propagate to parts placed in the schematic& c9 P! b+ s1 E+ w. ?
947451 ALLEGRO_EDITOR INTERACTIV Allow the tool to select multiple shapes when assigning a net to more than one shape.
& c& `- O' d$ r& x( B5 t3 ?8 g+ K968646 ALLEGRO_EDITOR EDIT_ETCH The Cline to Pad spacing not followed for Multidrill pad it is more then minimum spacing$ @1 }/ C/ L; E
976723 ADW MODEL_MANAGEMENT SI DML Model has to be provided the Auto Generate function for discrete components on DBeditor- A( q0 G# f& f+ F- |0 _* T
981767 SCM UI Add series termination in ASA will crash if both output and input pins are selected.
R. \3 Z& v, ^982273 SCM OTHER Package radio button is grayed out
2 j' n- x7 {9 S6 }988438 CONCEPT_HDL CORE Visible constraint disrupts MOVE command
! d& ~2 }$ l I X$ _2 Y w& b989471 ALLEGRO_EDITOR INTERACTIV Functionality to zoom to the selected object in Pre Select Mode
$ t' y1 ]" X$ `- c993562 CONCEPT_HDL INFRA After upreving the design save hierarchy is leading to WARNING(SPCOCD-34)., t0 A( L/ L* G* d( I9 R
996577 SPECCTRA ROUTE Specctra not routing NET_SHORT connections- A; ^3 N6 E, q9 Y: _
997992 CONCEPT_HDL CORE Why are Page Numbers not enumerated correctly when multiple TOC Symbols are used?; D7 J$ T7 h5 C" \6 s; W
1001300 PSPICE MODELEDITOR BUG: Simserver crash with encryptedm model6 S# x! o0 S# \( h" Q8 `
1010124 PSPICE SIMULATOR Monte Carlo summary doesn't list all the runs in case of Convergence error in one of the runs
- [" Y/ | G1 o5 J v3 R: N1013656 SCM OTHER create diff-pair should honour diff-pair setup or ask user for positive negative leg) |) x! L& O2 m. R
1013721 ALLEGRO_EDITOR EDIT_ETCH Routing near a 2x3 multi drill padstack does not maintain the spacing constraints.
' d, ?% D1 d6 t1 t& ~ K8 {# c' e1016859 SCM REPORTS dsreportgen exits with %errorlevel%# ]7 v) W' Q7 v4 L: P8 \4 h
1018506 ALLEGRO_EDITOR INTERACTIV Edit copy with retain net of via will assign net to pin
( d% k$ @4 U* r5 K$ R; u7 ?7 Y1020746 CONCEPT_HDL OTHER PDF Publisher tool behavior inconsistent between OSs
- Y2 W+ B3 r) H1020798 SIP_LAYOUT SHAPE Shape not voiding on layer 2 causing shorts( b' x9 H, d2 ?0 {2 y. c
1023051 SCM UI Wrong and incorrect message is generated while adding connectivity in SCM matrix view � DSTABLE-140- H0 N( O2 u* }+ C2 Z6 ^) J
1023774 APD WIREBOND After "xml wire profile data" is imported it isn't reflected to actual wire.: U6 n0 x& Q* v: K! f, Z& t
1023807 SPECCTRA GUI Unable to close SPECCTRA using File > Quit or by clicking on standard window red close cross button
( W- v: H1 h7 R1024239 ALLEGRO_EDITOR INTERFACES DXF pin location is moved when I execute DXF out
& \5 G1 k s2 D0 `1028237 CONCEPT_HDL HDLDIRECT Error binding design when generating simulation netlist
+ P8 O$ {5 u2 I; s/ y1 k- U1030591 CAPTURE LIBRARY Library Correction utiltiy locks the library and deosn't frees it even after being closed
) {% z2 `# v( m) Y$ u1035624 CONCEPT_HDL CORE Options pre-selected when launching base product. @' O$ h' g/ v: k, B$ A* m
1035896 SIP_LAYOUT ASSY_RULE_CHECK Rule Wire Length under Wire on line in Assembly Rule Checker doesn't work correctly
$ y5 v1 m; Q8 i$ p6 x1036580 ALLEGRO_EDITOR MODULES Module created from completely routed board file has lot of missing connections in it.9 [5 y7 c# V4 p! l3 J, H
1037345 ALLEGRO_EDITOR INTERACTIV Enhance Allegro's Snap-To tools to select the origin of a sub-drawing(clip file)
& \+ g1 a- h0 A8 E1038180 ALLEGRO_EDITOR DRC_CONSTR BGA escapes not being calculated in phase tol
8 @6 F+ K3 s% p+ A7 P1038285 SCM UI Restore the option to launch DE-HDL after schgen.% W9 ]! y9 A9 I
1038371 ALLEGRO_EDITOR INTERFACES Import > IDF fails with error "(SPMHDB-187): SHAPE boundary may not cross itself."6 b) k) v+ t! ^
1038577 ALLEGRO_EDITOR DATABASE Modifying Void crashes Allegro. J) h8 Y# p" p0 ?# h
1039112 ALLEGRO_EDITOR ARTWORK Antietch and Boundary layers deleted when Match Display selected, w9 M) v+ B, K S( A$ j, f
1039147 ALLEGRO_EDITOR COLOR Need an option to change color of Text marker and Text select in Display listing
" y/ U' R9 `' Y& x/ v3 e" e1040653 ALLEGRO_EDITOR DATABASE Cannot update netlist data, ERROR(SPMHDB-121): Attribute definition not found.8 b; e S1 P1 d8 o0 ?6 ~
1041368 APD DEGASSING The Degas_No_Void properties assigned to Cline does not work.
# g2 ?6 B% W6 Z: H( E" R1041864 ALLEGRO_EDITOR MANUFACT Allegro crashes when opening the Backdrill setup menu2 m! x( L7 t( R/ F+ [- m+ g
1042199 SIG_INTEGRITY SIMULATION Waveform list was not refreshed by switching tab.' t% V% K$ I" t0 F. B& c' U
1042348 SIP_LAYOUT STREAM_IF GDSII export includes the full refernce path, breaks CATS flow/ S9 _. ~; O1 U% A% O: Y7 K
1043861 SIG_INTEGRITY REPORTS Derating values are NA in bus simulation report when derating table is not in working directory5 G* G7 O/ Z- D6 ?! I5 J1 D
1043903 GRE GLOBAL This design crashes during planning phases in GRE.
- _( I( q' q9 L" i/ M/ b1044029 PSPICE ENCRYPTION Encrypted lib not working for attached0 X' V; O& O! ]; B! c! U+ }) r, e) K0 b+ F
1044222 ALLEGRO_EDITOR INTERACTIV Capture Canvas Image changes working directory
' I' v+ R/ \) K, }- i" j1044264 PSPICE SIMULATOR Why does the 'ORPSIM-15009:This device scales to 0.0 at this Temperature' Error occur.
5 s, _# F" ~* D( c2 i1044577 GRE CORE Plan > Topological either crashes or hangs GRE" b: c8 l( O5 [- C
1044687 TDA CORE tda does not get launched if java is not installed2 l1 e8 X; M3 \8 ]& ^0 E9 d" u4 I8 p
1044754 SIG_INTEGRITY SIMULATION Incorrect waveforms when simulating with stacked die
, u: c0 w# {5 |# _1045607 ALLEGRO_EDITOR OTHER Component get placed even after Cancel IDF in form.( C w0 ~$ N2 D& C
1045694 CONCEPT_HDL INFRA Why to package the design twice to pass the net_short property to the board?
3 J" Y! v9 f9 N4 q( n) k. `1045863 CONCEPT_HDL INFRA Customer had the crash several times when they run script with SPB16.51.( ^. j3 E5 a& ]3 U, n1 q" ^ k
1046929 CONSTRAINT_MGR OTHER Unable to create physical of spacing cset after rename the default cset in design entry.3 T9 ?8 D4 w. Q3 h
1047590 ALLEGRO_EDITOR SCHEM_FTB Buses created in Allegro-CM are deleted by netrev in traditional flow
7 }) ^( _4 n1 |. P$ K1 E# m1047823 CONSTRAINT_MGR OTHER acPutValue predicate text not being displayed at bottom of Constraint Manager window.
4 N; }; {; j9 _% t1048403 ALLEGRO_EDITOR SKILL Allegro crashes opening more than 16 files with skill& f1 q# Y7 w2 G( Z5 t, L
1049262 ALLEGRO_EDITOR OTHER APD and extracta crash owing to Wirebond.
5 }# ]& Z- U- D2 I q1049303 CONCEPT_HDL CORE Block rename deletes schematic data immediately in 16.5
3 b; M( }* x) o6 R3 ~+ x1049317 CONCEPT_HDL OTHER bomhdl with scm mode not working on RHEL in 16.5* N& o& o. M( ^6 C. ]+ K1 ?! l: _
1049399 SIG_INTEGRITY OTHER Toggling z-axis delay in CM shows the same value0 F% o1 H j* W% a3 u
1049956 ALLEGRO_EDITOR DATABASE BUG:dbdoctor deletes fillets as design is migrated from old version. p% v+ |+ f2 X5 d0 m
1050408 APD DXF_IF Symbol has 45 degrees rotation in mcm but DXF doesn縯.3 f2 N" Q( f K1 j2 j' Z
1050483 ALLEGRO_EDITOR DRC_CONSTR DRC has been waived but after updated DRC system generated a new DRC.
7 u* j& L1 D# A8 K1 F2 `9 W1050918 ALLEGRO_EDITOR MANUFACT Testprep Automatic generate testpoints with wrong padstack Itype in SPB165S026.
' \8 B4 {, X( Y% u0 _7 g L1 T! |7 d1051588 ALLEGRO_EDITOR PAD_EDITOR Pad_Designer library drill report omits some drill holes5 f2 m: T% \6 m
1052005 SIG_INTEGRITY OTHER Huge difference in Z-Axis delay with the latest hotfix for 16.5 that did not exist in older ISR's of 16.5.
. n5 \5 R3 ^: ?2 ^/ P% I1052045 ALLEGRO_EDITOR OTHER Bug - Thermal relief connects not sustaining 15 degrees component spin in version 16.5 unlike v16.3
0 o- I! b( i) c3 A1052449 CONCEPT_HDL COPY_PROJECT Copy Project does not update all relative paths in the cpm file. |* s# r7 b* {( H$ S) x
1052600 ALLEGRO_EDITOR SHAPE Adding a specific cline causing shape errors
" G& {7 i: Y! v4 u' j1052753 ALLEGRO_EDITOR DRC_CONSTR Allegro showing soldermask drc only when the symbol is rotated.! r4 @# \/ |! Z! M0 C1 D
1054235 ALLEGRO_EDITOR PLACEMENT Cannot place alt_symbols for mechanical parts.7 y2 ^0 L8 E+ z7 X+ B3 n$ Y
1054269 ALLEGRO_EDITOR MANUFACT Backdrill Setup and Analysis crashes on attached design
/ |5 z: y% v8 u ?9 n' W1054351 ALLEGRO_EDITOR SHAPE Shape voiding fails for board having diffpairs with arcs
1 K; y, S+ M3 m( T7 m8 ^1054456 ALLEGRO_EDITOR MENTOR mbs2lib incorrectly translates refdes label
4 ^4 p6 U2 Q9 b3 m l1055273 ALLEGRO_EDITOR INTERFACES DXF exported from Allegro has an offset in pad location for Y- direction.
' m) m; N N% d: R& f1055328 CONCEPT_HDL COPY_PROJECT Project Manager - Project Copy
+ h! o P- z! G; q+ |' q1055481 APD SHAPE keepout does not clear shape unless it's picked up and dropped down: }5 t9 L6 o. } L
1055729 CIS GEN_BOM Standard CIS BOM per page is not working correctly with option Process Selection% _5 G, g, E. w0 i! S2 Q# F' s
1056418 ALLEGRO_EDITOR OTHER PDF exports the blank text markers whether or not the markers are visible.
4 z3 b0 P' Y! p* N) M! b8 ~1056579 CAPTURE OTHER Ability to define custom variables for titleblocks that update for specific variant views
0 B4 X8 E+ n& h5 Z1057003 ALLEGRO_EDITOR SHAPE Z-copy to create RKI does not follow board outline
/ j# d* C4 @: ?2 T! |$ p1057976 ALLEGRO_EDITOR DRC_CONSTR No Same net Spacing DRC on attached design.
" ?# O* a; [1 f9 |0 m3 B8 Z0 }& V1058002 SIG_INTEGRITY SIMULATION Incorrect Xtalk sim netlist was created.$ U1 J8 }/ |0 |2 h' R& S
1058364 ALLEGRO_EDITOR SKILL axlTransformObject() is moving refdes text when only symbol pin is selected for move
5 r: a( r6 m q, |8 n1058940 ALLEGRO_EDITOR INTERFACES IDF(PTC) out command output wrong angle value0 b, `1 J6 B2 @1 `4 k% X1 N) K
1059037 CIS PLACE_DATABASE_P What enables the Refresh symbol libs option under hte update menu in CIS explorer8 g# {- ~- H5 x2 d3 M
1059389 ALLEGRO_EDITOR MANUFACT about back drill analisys report
% H l, [ H+ Q/ @/ \1059901 CONCEPT_HDL CORE Global Property Change and <<OCC_DELETED>> property value." u. [# Z( D. Q4 o
1060428 ADW DESIGN_INIT ADW Flow Manager Copy Project fails to complete+ ]' f; p/ K& X; S2 C
1060589 F2B PACKAGERXL Packager Fails with ERROR(SPCOPK-1053): Cannot find a ppt part that matches the instance properties.8 n- h! C) e% N/ K7 K E
1060977 F2B DESIGNSYNC back annotate in 16.5 does not bring in already placed nets as global nets r8 v# U7 v& @9 l1 j& h6 y5 W
1061223 CONCEPT_HDL CHECKPLUS What determines a passthru pin?
, M# q. u5 ?# |9 c5 R" k) e# t1061424 CONCEPT_HDL CORE Customer creates <<OCC_DELETED>> property values." d: j, \0 ^: A3 _! p
1061572 ALLEGRO_EDITOR INTERACTIV Shortcut keys wont work after "Edit Text" command is finished., d0 L( o w- d* v
1061659 ALLEGRO_EDITOR DATABASE Unable to return drawing origin to 00
/ B8 X) B( u2 M; Q6 f( L1062558 APD DXF_IF If set both in X and Y offset DXF only get one and not get absolutely value in 45 degree rotation3 w& \0 G! H2 J" O+ ?7 C
1062982 ALLEGRO_EDITOR MODULES Module containg partitions has been imported to the main design and cant be refreshed.: F5 t! u) `& I
1063284 PCB_LIBRARIAN OTHER PDV Save As is broken" E/ R( f5 V/ M2 S% ?
1063658 ALLEGRO_EDITOR SCHEM_FTB Allegro Import Logic does not remove library defined diffpairs3 g+ Z( ^. e; d, {9 O/ n" {! U: C
1063778 CONCEPT_HDL CHECKPLUS The hasSynonyms CheckPlus predicate is not returning true for all global signals.( P2 W+ X2 X4 y3 ]; f$ c/ R" N
1063924 CONCEPT_HDL CONSTRAINT_MGR Highlight the net between DE-HDL 16.5 and Constraint Manager.
. W. j+ b2 w7 r9 u1064707 CONCEPT_HDL CHECKPLUS Rules Checker core dumps on design# V$ ]! F0 z @( |& c0 P% d: B
1065124 PCB_LIBRARIAN SETUP PTF properties cannot be deleted from the setup in PDV
' N% o' w; f5 M) _4 b% z1065618 CONSTRAINT_MGR ANALYSIS DRCs on board but Constraint Manager shows the columns as green.8 U8 W; ?$ |' Z$ x, A
1065641 PCB_LIBRARIAN CORE PDV symbol editor is crashing when deleting a group using delete or CTRL+X2 b. Y) U8 {, v, W u! I
1065745 SIP_LAYOUT DATABASE The logic assign net command crashes the application: p9 V% p# r& ?/ J1 T' j' I7 ]
1065860 ALLEGRO_EDITOR REPORTS Design crashes when running a padstack usage report
) E" u0 `1 S& F; |1066051 ALLEGRO_EDITOR TESTPREP Auto Testprep generation creates TP with Testpoint to Component Locatin DRC
& b+ T' u. b( g b8 @# s1066318 CONCEPT_HDL CREFER Issue with LOCATION visibility in flattened schematic0 N1 M: d% A ?: H& ~+ F) L
1067339 CONSTRAINT_MGR ANALYSIS Relative Propagation Delay analysis in the Partition file seems very inconsitent.# Q0 E- Q, y% U u8 U9 u
1067984 SIP_LAYOUT OTHER layer compare batch fails with write protected file
2 y$ v- R+ j+ r: L( X9 M. W1068425 F2B DESIGNVARI Out of memory message in Variant Editor while 縞hange properties� command& X- B! U) \* \8 E( p
1068547 ALLEGRO_EDITOR EDIT_ETCH Outward Fanout is not fanning out this 4 sided part as intended
) `% ^ s4 E2 J; M5 j$ Q$ w: h; d1068966 SIP_LAYOUT DRC_CONSTRAINTS DRC update aborts on this design with ERROR -3000067
% u% X* L/ ~/ F3 v1 t1069215 CAPTURE DATABASE Capture Crash on usnig a TCL utltiy to correct design# n6 Q& F& J$ [8 V* D
1069517 SIP_LAYOUT DIE_EDITOR change die abstract pins tab default action from delete to modify( Q# s/ ^2 i9 A5 J1 {7 O
1069915 ALLEGRO_EDITOR EDIT_ETCH Allegro hangs with when doing spread between voids
5 V( ?+ O4 P, a$ O' Q1070007 ALLEGRO_EDITOR PLOTTING Export IPF omits drill figure characters for backdrill holes, q) q8 I0 C) h( t' [8 F, ^
1071722 SIP_RF DIEEXPORT Virtuoso SiP Architect not writing out pins to the .dra needed for LVS flow2 M" ~: b) @2 }* m
1072067 APD EXTRACT When expoting using Extracta oblong pads with anyangle are abnormal6 {" @4 ^. N& F; F! S- U
1072791 ALLEGRO_EDITOR DATABASE Database check cannot fix error and keep report the same issues cause artwork cannot export.7 d5 a6 Q3 S$ O$ @) C7 ]
1072806 CIS EXPLORE_DATABASE Query tab in CIS explorer doesn't show searh fields in 16.6 d& x9 u" R% P: L; N5 F
1072843 ALLEGRO_EDITOR PLACEMENT The move command that was present in the right mouse pop up menu during manual placement is missing in 16.5 \4 [, z3 J% Y
1072904 SIP_FLOW SIP_LAYOUT Probe pins not being mirrored in Die Editor correctly in Chip Down mode.
* W' `3 ^' D( ^, n) J; Q4 B% n1073237 SIG_INTEGRITY GEOMETRY_EXTRACT Some nets has no result at Bus Simulation and Comprehensive simulation.% E5 v d2 J! A s3 T0 o6 L& C
1073445 ALLEGRO_EDITOR GRAPHICS 'infinite cursor graphics fail -ghost copies as you move cursor+ s( N# j7 o: e- @% k
1073464 SCM SCHGEN Schgen never completes.2 H( l& ?) g7 \' m( G
1073587 SIP_LAYOUT OTHER axlSpreadsheetSetWorksheet command clears the cells in memory9 R, g& g6 D: T
1073745 CONCEPT_HDL CORE Import design fails$ O6 w/ I4 s9 A# G# h0 v
1073852 ALLEGRO_EDITOR INTERACTIV While doing a Copy Via use the last 'Copy Origin'& Q- T8 _4 h8 }1 I& g
1074279 ADW DSN_MIGRATION Design Migration fails purge if there are cells with BODY_TYPE
: g8 {( H$ i6 f- t1074791 CONCEPT_HDL HDLDIRECT User gets port exists in schematic but not on symbol message even though the port does not exist% Z! Q4 \- _8 Y6 q) m0 j
1075135 ALLEGRO_EDITOR DRAFTING Ability to edit dimension text block in Instance Parameter
: k; n) }% D5 h) z! A$ V# D1075151 ALLEGRO_EDITOR SHAPE Cannot change global shape parameter back to thermal width oversize after having used fixed thermal
0 A. e7 z1 D% U' F1075256 ALLEGRO_EDITOR OTHER Import > IPF in 16.5 is dropping data." Y& P& i t: P# @0 p: ?6 s
1075853 ALLEGRO_EDITOR REPORTS please add "PART_NAME" at Extract UI; z* Q& Y7 x+ W# [2 k2 w6 E
1075934 ALLEGRO_EDITOR DRAFTING Able to Changing Dimension Text Block
# t$ ]2 X* `" p" e/ W1075955 CAPTURE SCHEMATIC_EDITOR ZOOM in 16.6 using key "I" on keyboard in not centered on mouse pointer8 g+ J" c/ b! c" E, {$ _2 j" j
1075964 ALLEGRO_EDITOR SHAPE Shape voiding is not consistent in conjunction with odd angle and arc traces
! Q) F8 I" z: p! m1076086 SIP_LAYOUT IMPORT_DATA missing wirebond after import SPD2 F4 p- W, u! s8 s
1076202 ALLEGRO_EDITOR EDIT_ETCH Allegro add connect causing crash after Hotfix
3 s3 `6 _4 w+ x1076205 CAPTURE PRINT/PLOT/OUTPU : Printing of User Assigned RefDes
* G) ~$ Q; D3 ]& b) x7 u: J1076536 ALLEGRO_EDITOR DRC_CONSTR Embedded component which protrude out toward Top do not create DRC with Place Keepout on Top
% t' S" o, b' C% |+ }1 L# h1076538 CONCEPT_HDL CORE Property visibility changes in attribute form not updated in schematic canvas.
* I" a! H/ ~, r1076655 APD DXF_IF Dxf does not get offset value if die symbol padstack has offset value
2 V9 S" p. L6 R: b* J& r/ s1076846 ALLEGRO_EDITOR EDIT_ETCH Grid snapping broken after slide in 16.6
) u3 Z0 y/ `9 s2 w) B* O) z# l1076891 ALLEGRO_EDITOR INTERACTIV Symbol rotation not displayed correctly when defined as a funckey
: ]+ D2 P. o. v5 Y1076909 ALLEGRO_EDITOR DRC_CONSTR Allegro crashes while placing modules from database
2 z$ z5 @# u6 i! a) E; o1077084 CAPTURE NETGROUPS Crash on selecting bus when Enable Global ITC is unset
. J' u" X# U4 ~" u. L! c1077169 APD SHAPE Shape > Check is producing bogus results.% E; @5 x9 Y" f- L2 C6 n9 T5 [
1077572 ALLEGRO_EDITOR DATABASE Mechanical symbol created with 16.6 cannot be placed on board.# n z' y" E$ h8 _4 R
1077879 ALLEGRO_EDITOR SKILL Allegro Skill axlDBCreateFilmRec fails when 15th argument missing "draw hole only" for the first tim
+ p# s+ N4 e% O1078380 SCM OTHER Custom template works in Windows but not Linux
* f0 J! J( x. i* l' s# `5 m2 l1078497 ALLEGRO_EDITOR INTERFACES Import DXF does not seem to work correctly." k/ r# c [: a" ]# ? K# L
1078682 ALLEGRO_EDITOR DRC_CONSTR Unaccetable slowness with Slide
% G% q: Q/ t: k! _0 `: }9 Z1079082 ALLEGRO_EDITOR PLACEMENT Swap components, gives error SPMHGE-616, when symbols instead of components are selected for swapping1 q) S9 j' w# f' d% J
1079533 ALLEGRO_EDITOR PLACEMENT Swapping components in 16.6 results in Error "E-(SPMHGE-616): Symbol and layer embedding requirements do not match"& x7 B( ~& v: [3 V8 P$ o
1079937 CAPTURE SCHEMATIC_EDITOR ZOOM in 16.6 is non uniform on text
+ U- r% P r$ i1082582 ALLEGRO_EDITOR GRAPHICS Allegro hangs on a given testcase using the MMB zoom control
0 r1 E3 V- P0 T' W1082981 ALLEGRO_EDITOR SKILL Allegro crash while change the new symbol type as mechanical.. \. {9 j. }* x; p% K
1083230 SIP_LAYOUT SHAPE Shape fill in 16.6 releaase not fillilng shapes as good as it did in the 16.5 release. p( G; a6 a7 i: P4 K2 f7 x; Q
|
|