找回密码
 注册

QQ登录

只需一步,快速开始

扫一扫,访问微社区

巢课
电巢直播8月计划
查看: 5401|回复: 43
打印 上一主题 下一主题

SPB_16.6 27号补丁下载链接--Hotfix_SPB16.60.027_wint_1of1.exe

[复制链接]

15

主题

181

帖子

4333

积分

五级会员(50)

Rank: 5

积分
4333
跳转到指定楼层
1#
发表于 2014-4-26 15:15 | 只看该作者 回帖奖励 |倒序浏览 |阅读模式

EDA365欢迎您!

您需要 登录 才可以下载或查看,没有帐号?注册

x
本帖最后由 Csec 于 2014-4-28 11:04 编辑   [2 f- V& Z5 m

/ b# u% [$ a6 s. ihttp://sw.cadence.com/P/download ... e4d05&file=.exe
+ p+ N4 n5 `- x更新百度网盘下载链接!% `6 b' b! ]/ }- E! p) y# ~% m
http://pan.baidu.com/s/1mgwSsPy
2 ^8 u- G$ f" L9 d1 C& Y) M& G- Q* l0 a% ]) @: {  r
DATE: 04-25-2014   HOTFIX VERSION: 027
" z5 I: i3 ]* u* v& H4 V3 f9 T0 Q===================================================================================================================================; j2 @1 k( `, x' y) L' g, M7 L/ M4 _
CCRID   PRODUCT        PRODUCTLEVEL2   TITLE
& i: I1 b& O2 V, K===================================================================================================================================
7 N& Y0 X9 |0 d6 b+ p308701  CONSTRAINT_MGR OTHER            Needs to delete user defined schedule in CM
2 k8 }5 J4 i. v; m481674  ALLEGRO_EDITOR PADS_IN          No board file saved from PADS_in# ]" u6 e' S  r8 L/ X
982929  ALLEGRO_EDITOR EDIT_ETCH        can't route on NC pin and other that are not pin.
+ W: A' d0 G' t3 `# l, ]1012783 FSP            OTHER            Need Undo Command in FSP
9 n# F$ |$ d* Z9 `# R( Q3 @7 f1017381 ALLEGRO_EDITOR DRC_CONSTR       Need Dynamic Phase to be able to measure back to the Drive Pins.5 V1 ?5 v9 y2 E) R3 Z( O6 D
1072673 PCB_LIBRARIAN  GRAPHICAL_EDITOR Copy paste goes offgrid if mouse is moved$ W5 V( d! m' z1 I( y) E: \4 R- G( E
1073231 CONCEPT_HDL    CORE             Copy-paste of signal names goes off-grid in Windows mode.
& X! W+ p/ z! k- s2 C1105371 CONCEPT_HDL    INTERFACE_DESIGN Strange behavior when shorting two Net groups
: o+ E. q) u, f9 [, h1116498 CIS            LINK_DATABASE_PA link database with modified part results in Capture crash
) `4 S& \1 U" X, O& }1118632 ALLEGRO_EDITOR GRAPHICS         Text display refresh issue while in Edit > text command  p) W$ j: j; U! I& z
1155821 SIG_INTEGRITY  LIBRARY          Xnet are not recalculated correctly when model is changed on the Series switch part defined as discrete with Espice mode7 u/ i8 }$ e6 Y4 O
1157372 ALLEGRO_EDITOR DRC_CONSTR       Dynamic phase for Diff Pairs not reporting back to Driver pin if pin escapes present3 ]; T" {, Y/ u0 \
1171951 ALLEGRO_EDITOR CREATE_SYM       Jumper has a limited of count when it add to list.+ J! ^% n% g  ^, p2 S1 v- ?7 _
1180871 CAPTURE        LIBRARY_EDITOR   Copied parts don't retain pin name and pin number settings! g3 F/ y& _# M: |% U
1185575 SIP_LAYOUT     DIE_STACK_EDITOR Updating symbols causes the graphics for the Assy layer to change from Bottom to Top.* R) I3 e4 f! y1 C
1185772 PCB_LIBRARIAN  CORE             VALID_PACK_TYPE warning when cell was opened in PDV
( A) e4 o: x# Q, P$ y3 ~0 O1192377 CAPTURE        SCHEMATIC_EDITOR Pin name/number position is incorrect on schematic if it is changed for a rotated part., G% c. q! E' l1 t
1202654 ALLEGRO_EDITOR GRAPHICS         Zoom using mouse wheel shall maintain the center co-ordinates
& _' b* Y& }( Q1 s, s7 k5 ?& g/ D1208031 ALLEGRO_EDITOR INTERACTIV       Snap to Pin for via during Copy command do not snap to connect point everytime
# n# p" [; z' M+ L& K1208478 PSPICE         PROBE            Attached project gives overflow error with marching ON., v5 G6 H$ C$ f$ l8 S( ?
1210015 CONCEPT_HDL    CORE             The value of $PN should be not turned on spin or rotate symbol
. R. K1 p6 J& C* ]6 u4 g( ^1 F4 N1210425 CONCEPT_HDL    CORE             When moving a circuit tool reports that connectivity has changed& C* m4 {6 E; E
1215858 ALLEGRO_EDITOR SHAPE            Force update does not void cline with the shape- {$ R6 q  Q/ z. [# w/ L/ [: D
1215906 ALLEGRO_EDITOR SHAPE            Dynamic shape fill smooth failed when copying to other layers  n% Q9 L- [7 e% d. `, w
1216358 CONCEPT_HDL    CORE             Can we improve our export BOM function to check if user did export physical function before exporting BOM?
! I* h% ~; s: G  t$ `7 V9 ?& D1217364 CONCEPT_HDL    OTHER            Netlist reports fail because error: GScald failed.
3 P! Z; G9 }2 S/ p5 ]$ B6 q+ X1217529 CONCEPT_HDL    CORE             ADW checks do not catch single quotes in PTF values% b7 Y+ c# ?+ H7 T
1217556 F2B            PACKAGERXL       signal name change not sent to Allegro after packaging( X+ T$ b* Z$ V2 _. z1 s* ~; b5 e
1219283 ALLEGRO_EDITOR DRC_CONSTR       Show constraint is inconsistent when displaying region information1 B3 _: l1 O& j! C; A
1220078 F2B            PACKAGERXL       Export Physical crashes when ALL the part pins are added- }( q% @; ^6 r: b5 [* K
1220393 CONSTRAINT_MGR CONCEPT_HDL      HDL import physical from board file will annotate CM data back to HDL which includes cross-section thickness.
/ [1 S) P$ w6 Z! ?1220540 ALLEGRO_EDITOR GRAPHICS         Need an option to see the pads inside the internal plane shapes8 g+ Y: Y0 n) _+ q% ]! U+ S
1220936 CONCEPT_HDL    CORE             About crash by vpadd/vpdelete command on Linux
! Z7 P& f4 p9 \7 D/ Q. O1 i+ t1221059 ALLEGRO_EDITOR DRC_CONSTR       Get a "Shape to Thru Via Spacing" DRC error only the first time when the shape is manually voided.# J0 R* L  E% r. y& z) S8 v" B
1221182 ADW            TDA              Team Design with SAMBA
' g! \& q8 \+ V7 ?8 T- v1222442 CONSTRAINT_MGR UI_FORMS         Duplicate pin pairs appear in DiffPair
. I7 v7 ~% o% b' R: P/ V1223175 CONCEPT_HDL    CONSTRAINT_MGR   Schematic crashes when opened8 j. x& S9 b" `2 Q8 Z* k4 m
1223533 ALLEGRO_EDITOR GRAPHICS         Why the through pins for STEP models are shown at an offset when viewed in 3D inside Package Symbol?
3 [6 b7 `& @1 C* P1223680 CONSTRAINT_MGR ECS_APPLY        Improve ECSet mapping by allowing user to address ambiguity of Parts
$ s; A0 R- k; G0 k$ [0 C1224156 SIG_INTEGRITY  SIGWAVE          Exporting spreadsheet with filter Subitems in SigWave exports all waveforms) L0 v. O) p$ e7 K4 s+ Y
1224417 ALLEGRO_EDITOR PLOTTING         Hidden font pattern is not showing correct in 16.5 version also 16.6 version.+ x/ {/ ]. O  Y
1224704 F2B            DESIGNVARI       There is no lock for the variant.dat file - multiple users can open the editor2 ]9 i) @! B1 s6 b7 {3 p$ J
1224968 ALLEGRO_EDITOR INTERACTIV       Delete >(RMB click) Cut> Snap Pick to>off grid loction does not work for lines." ]% t( l* h9 |$ R% M. }/ t
1224982 CONCEPT_HDL    PDF              commandline publishpdf does not work when there are spaces in the path
! A7 r7 Y8 c: h( Q5 Y1225114 CAPTURE        GENERAL          H-pins added after netgroup pin get color as of netgroup pin
0 C- j% B- R6 [' L/ l& P& n1225494 CAPTURE        DRC              Different DRC results for Entire design and selection
* @# t: b0 s- Z1226153 ALLEGRO_EDITOR INTERFACES       Export STEP should include PART_NUMBER property
( a, N! U5 A1 S3 v1 r3 r* e5 O: g1226235 ALLEGRO_EDITOR EDIT_ETCH        Enhancement to include Pin_delay of descrete forming Xnet% [" T: O  T( Q* o. I
1226372 CAPTURE        GENERATE_PART    ENH: Functionality to add pin spacing in New Part From Spreadsheet
3 I- v3 t5 \& L+ e6 _% O1226477 CONCEPT_HDL    CORE             DE HDL縮 `Allowed Global Shorts?  function is inconvenient for Global Signal
( _$ B. g% V7 D& O1226813 SIP_LAYOUT     LEFDEF_IF        ERROR SPMHLD-120 when importing a DEF file. Request to increase the number of characters/line in a .cml file& k( D( J# m) D; `. V' u1 d
1227453 ALLEGRO_EDITOR SHAPE            Addition of Fillet generate Pin to Shape Spacing DRC errors and DBDOCTOR errors8 b; Z6 b7 |! r2 n
1227461 ALLEGRO_EDITOR SHAPE            Sliding a cline for certain net changes the thermal relief connects for pins connected to another net from 4 to 5,6,7,8
0 O" B  E3 ^: e8 k. U1227469 CIS            DBC_CFG_WIZARD   Oracle Views not visible on Step2 of CIS Configuration
' H) h9 X" ~% y' i1227780 CAPTURE        ANNOTATE         Inconsistent behaviour when annotating heterogeneous part
" u0 S( C8 H( f) x1 d4 c* |1227831 CONCEPT_HDL    CORE             Pin text and H-block name in upper case9 a4 p4 i( l! ^2 @5 t6 e
1227954 CONCEPT_HDL    OTHER            supress check for global signals when wires are unconnected to pins
  E9 Z+ T, W, R1228190 ALLEGRO_EDITOR OTHER            Unable to close the 'usage' window during license selection
/ ~, e$ w+ P3 \& j3 v5 r: M# q1228899 CONSTRAINT_MGR INTERACTIV       Export/Import constraints in "overwrite" mode from same design shows different results when imported second time.' b2 \! h' Z  D) V
1228934 ALLEGRO_EDITOR EDIT_ETCH        The "View Active Layer" option like the Board Station should be provided for dynamic layer visibility.
: W$ d, g/ p7 s* q7 z8 u* s1 z' b- A1229316 ALLEGRO_EDITOR EDIT_ETCH        When routing with Hug only enabled we were able to route through other routes(sometimes Hug).
( n- K5 b! M8 k$ ~( F1229545 CONSTRAINT_MGR OTHER            Allegro indicate bundle scheduled nets in CM& z) V8 ]. N3 O) a6 _! S* a/ m
1230056 ALLEGRO_EDITOR GRAPHICS         Bug: 3D View of Mechanical Symbol with the drill hole defined
) `8 |9 }' A1 F$ l0 z: d% }* Q/ ~. S1230432 CONCEPT_HDL    CORE             No Description information in BOM
( y# |% c% k/ i  f2 @1231148 F2B            DESIGNVARI       The variant.dat file is not updated with library PTF changes( @% f( Z) C- E
1231625 F2B            DESIGNSYNC       VDD at command line needs to support sch2sch and test variable to write out report files4 k1 e1 W) L  t* p! U: z1 @
1231697 CONCEPT_HDL    CORE             If any locked files exist force a pop-up dialog restricting certain commands( @  u+ C! d+ M
1231767 CONCEPT_HDL    OTHER            Unable to find under the search options single bit vector nets
9 {2 v; v4 k" p: t3 U4 W1231961 ALLEGRO_EDITOR SHAPE            Shapes not updating to smooth unless we use force update and as a result false DRC's appear in board.
9 Q& U& B2 p' ]7 K* Z1232100 CONCEPT_HDL    SKILL            Unable to execute the SKILL commands in viewer mode
% R6 [+ L, y; N/ p1232336 CONSTRAINT_MGR CONCEPT_HDL      cmFeedback takes 5hrs to complete during Import Physical
0 N4 l" @* r+ Z' M8 ?7 ~1232710 F2B            DESIGNVARI       Dehdl crash while moving component in variant viewer mode
) @( p8 {: a7 i" g" t) ^2 R1233894 F2B            PACKAGERXL       The page data is missing in the pst* and PCB files* W1 z0 u' ?$ K  x$ }
1235785 CONCEPT_HDL    CREFER           cref_from_list custom text is not subsitituted in complex hierarchy
8 c# e3 c- F$ d7 F! ^1235928 CAPTURE        SCHEMATIC_EDITOR OleObject modifications not saved
2 n  A# w& l6 [4 B; S1 E1 a" Q1236065 CAPTURE        PART_EDITOR      Mirrored part after being edited get pin name locations incorrect+ I7 |2 }0 ]; z4 U- _
1236071 ALLEGRO_EDITOR SHAPE            Airgap for Octagonal Pads ignores DRC Value when Thermal set
$ d+ _3 X, i! n8 P* _8 L2 q7 [( H2 _1236072 CONCEPT_HDL    CORE             Page 122 cannot be saved as logical page 119 has different page mapping in connectivity data and schematic
1 V+ J! F( K5 l9 H3 C& @( C1236161 CONCEPT_HDL    CORE             Import Design shows the current project pages
# v9 ?, ~3 [! z" ~9 i1236432 ALLEGRO_EDITOR PADS_IN          pads_in doesnot translate via and shape in some instances.
" {  i1 I# j, Q; o- H1 K7 p1236557 CONCEPT_HDL    PDF              Running Publish PDF on command line in linux doesn't output progress until completion3 o& O  x- s, C2 `/ E
1236589 CONCEPT_HDL    PDF              Enhancement license failure error should appear in pdfpuplisher  log file
. X8 A) _# E. e5 q  H1236644 ALLEGRO_EDITOR EDIT_ETCH        create fanout deletes shape
0 M+ C/ Q7 H5 A9 F- X1236689 ALLEGRO_EDITOR GRAPHICS         Graphics displays extraneous lines when panning or zooming/ L) g: e# p! p4 F/ I
1236781 F2B            PACKAGERXL       Export Physical produces empty files
! O) p+ A+ A% R- S. b' H1237331 PSPICE         ENVIRONMENT      pspice.exe <cir file name> - hangs when run- c9 C1 {- Q% ^; \! a
1237400 CIS            EXPLORER         Capture hangs on 2 consecutive runs of `refresh symbol from lib? command
1 s5 `/ i1 R. \! k3 A, `' [1237437 CONCEPT_HDL    CONSTRAINT_MGR   CM Crash when saving after restore from definition- b& V* `+ n) o  Y+ m- S( ?
1237862 CONSTRAINT_MGR OTHER            A way to remove the RAVEL markers from the Constraint Manager.
# n( V8 u4 p6 W0 p: v% m& i1238852 CAPTURE        GENERAL          signal list not updated for buses- q! v/ n5 x$ E. Z
1238856 FSP            DE-HDL_SCHEMATIC FSP schematic generation crashes; {/ }1 Q9 A$ S' d- |
1239079 ALLEGRO_EDITOR INTERACTIV       The 16.6 Padstack > Replace function leaves old padstack.$ @4 L2 q' T/ W
1239706 CONSTRAINT_MGR ANALYSIS         The reflection result on a differential signal in the CM when Measurement location is DIE0 d1 X$ Z! m3 s, s5 x  G
1239763 PSPICE         PROBE            Cannot modify text label if right y axis is active0 i; E1 K: W2 J5 D  s5 d9 W4 ~
1240276 ALLEGRO_EDITOR GRAPHICS         Printing to PDF from SigXp is giving unreadable images
9 m) D4 @2 y/ }$ m& ~) H3 I5 p1240356 CAPTURE        IMPORT/EXPORT    Can縯 import SDT schematic to Capture.  ~7 u* A# p& x$ H5 D% n3 a
1240502 F2B            PACKAGERXL       Corrupt cfg_package does not stop PackagerXL from completing
, e2 D: n1 Z* Q0 c* @1240607 ALLEGRO_EDITOR OTHER            Footprint of screw hole got shift in DXF file
$ t5 t6 ]- g) n- p% S3 _7 H- R1240670 ALLEGRO_EDITOR PLACEMENT        Select multiple parts and Rotate makes them immovable9 V+ C; Y4 I. c1 t
1240773 CAPTURE        DRC              DRC check reports error for duplicate NetGroup Reference in complex hierarchy& H8 h' W* Q  {  m# z$ j
1240845 SIG_EXPLORER   EXTRACTTOP       Narrowband via models for Mirrored BB Vias not extracted in in the interconn.iml and this gives bad ringing in waveforms! g4 {8 y& Z2 f+ R; A+ e& \+ W
1241634 ALLEGRO_EDITOR OTHER            Netshort for pad-pad connect not working  d- C, M7 A1 T0 @) f" n
1241776 CONCEPT_HDL    CORE             In hierarchal design not all pages are getting printed.
& s7 V  G6 O# s+ L1241788 CONSTRAINT_MGR CONCEPT_HDL      Issues with changing focus in Constraint manager using keys on keyboard( u( I% \2 y, q; Z" j0 J3 T
1242683 ALLEGRO_EDITOR INTERACTIV       Color View Save replaces file without warning
+ F+ V6 r) Q' [1 y, A/ v% }1242818 ALLEGRO_EDITOR PLACEMENT        Placement edit mirror option places component on wrong side% R: D- K; X. _- O" L! O+ H
1242847 ALLEGRO_EDITOR GRAPHICS         Need an option to suppress Via Holes in 3D Viewer, U2 I: n' s5 a, q
1242923 ADW            COMPONENT_BROWSE UCB reports Missing From DB only after selecting the Row in the search results
6 d6 Z7 `, J4 P* V% u( J1243609 CONCEPT_HDL    CORE             autoprop for occurrence properties
, t8 m! j" u+ N; t* y$ c0 `1243682 F2B            DESIGNVARI       after undocking variant icon cannot be redocked back to GUI
, U& u& @; j4 G6 \, `1243686 ALLEGRO_EDITOR GRAPHICS         Invoking Edit->Text, the infinite cursor disappears until edit mode is changed.
7 n+ B3 P. |7 J1 k5 H0 X' k1243715 CAPTURE        PART_EDITOR      Pin name positioning get changed after rotating or mirroring
7 ^% A! ^8 @* F. E8 i: {# o* i1244945 CONCEPT_HDL    PDF              PDF Publisher does not include image when file is not located in the root folder
( r+ x7 H7 c: ~  G3 m/ V2 H1245568 CONCEPT_HDL    CORE             Dual unselect needed for wires attached to other net/source and property is not deselected when component is
' C; R% }; W4 J- m9 T7 b1245819 F2B            PACKAGERXL       wrong injected properties information passed during packaging of the design
- L2 @/ n# L" i1 {1245916 SCM            CONCEPT_IMPORT   Where does the folder location reside for DEHDL imported blocks?' ~1 k" y( l- B) p# d/ D3 Z
1246347 CONSTRAINT_MGR CONCEPT_HDL      DEHDL crash if environment variable path has trailing backslash character
6 g4 A* ?0 D$ k. n: b' S1246896 ALLEGRO_EDITOR DFA              DFA_UPDATE on Linux reports err message if the path has Upper case characters
5 m3 a. Q8 H5 v/ i& E$ g9 w1247019 SIP_LAYOUT     DIE_STACK_EDITOR SiP Layout - refresh/update symbols is mirroring the assembly drawing data on DIE that is placed ChipDown
1 d' s6 l& N" h3 ]. H+ p1247037 CAPTURE        LIBRARY_EDITOR   Copy & Paste of library parts resets pin name and number/ e. S, A' e5 k2 z, |8 U$ P
1247089 CONCEPT_HDL    CORE             Group Align or Distribute > Left/Center/Right crashes DEHDL6 j7 u' |. T: i: `4 j
1247163 CONCEPT_HDL    PDF              Physical Net Names in PDF not maintained/ J7 ?5 X- c$ q% {8 u& f
1247462 CONCEPT_HDL    CORE             Text issue while moving with bounding box! f, Q  Y0 S' N$ s3 S- ?
1247464 ALLEGRO_EDITOR UI_FORMS         When using the define B/B via UI the end layer dropdown arrow is partially covered
2 O8 C) |5 }* q+ D5 O& y1249063 CONCEPT_HDL    CONSTRAINT_MGR   CM and SigXP doesn縯 respect PACK_IGNORE at components
  i2 J5 C0 [: T7 f2 q1250270 CONCEPT_HDL    CORE             Part Manager Update places wrong parts
2 |; M5 `$ [8 p  b# I1251206 ALLEGRO_EDITOR ARTWORK          Aperture command cannot create appropriate aperture automatically from design.
, m6 j4 g- X5 e% s$ D& G/ A! I1251356 ALLEGRO_EDITOR INTERFACES       Some STEP models are missing in 3D view of footprint, although all components have STEP model mapped in footprint5 `1 E; a: a% f" Z" {4 Y
1251845 ALLEGRO_EDITOR EXTRACT          Crosshatch arcs do not extract correctly8 j9 v: u, ~; }7 i) O+ i. ^; q5 j9 j5 ]
1252143 APD            OTHER            When using the beta "shape to cline" command the tool is removing the shape instead of converting it.
# y% F5 N- c3 T1 k3 t1252737 SIP_LAYOUT     OTHER            SiP Layout - Option to create shapes from Pins for WLP wafer level packaging technologies
- U" @" S  u, b1 j1 l# [$ F1253424 SCM            SCHGEN           Export Schematics Crashes System Architect. P$ i! K# H7 ^' u: N7 B( j
1253508 ALLEGRO_EDITOR INTERFACES       Bug - Export IPC2581 exports Crosshatch shapes as filled
- f" R9 e/ C4 O1 V% p1253554 SIP_LAYOUT     OTHER            SiP Layout - Add Netlist Spreadsheet export to SiP layout to help with connectivity auditing
4 }' y: C+ p- p8 ?1254578 SPIF           OTHER            Specctra crash with Error -1073741819 for Auto router% S& K0 O: e9 E+ [0 M
1254637 ALLEGRO_EDITOR DRC_TIMING_CHK   adding nets to a net group causes constraint assignment error
; F  J# v' M5 \2 f! ]4 B0 |& ~1254676 GRE            IFP_INTERACTIVE  Rake Lines disappear when Auto-Interactive Breakout is enabled.! [  \9 g. o* P3 \! L$ t
1255067 SIG_INTEGRITY  REPORTS          Allegro hangs on Net Parasitc Report generation
6 W) `5 J$ @% I1255267 ALLEGRO_EDITOR SKILL            axlDBGetPropDictEntry does not return a list of all objects" }! @% f8 f! X$ d- x3 E1 V# |- F
1255383 SIP_LAYOUT     IC_IO_EDITING    cant move bumps or driver in app mode! ]5 q( t4 X& g9 l
1255703 ALLEGRO_EDITOR SKILL            axlCNSSetPhysical and axlCNSGetPhysical return nil if a constraint set name is provided" ?6 F1 ^: v3 I& K3 h
1255759 ALLEGRO_EDITOR INTERFACES       Change the silkscreen OUTLINE from layerFunction DOCUMENT to layerFunction BOARD_OUTLINE: @# ~3 q( ?4 x2 e2 f4 N
1256457 CONCEPT_HDL    CONSTRAINT_MGR   Extracting a XNet from CM crashes the tool( @0 p5 }! g, f5 }2 a
1256597 GRE            CORE             Allegro GRE crashes while running Plan Spatial, on a particular design
) G- ?  t: @) @+ G( u" @% ]9 K6 t6 t1256650 ASI_PI         GUI              PFE - Cannot generate model file error when using company decap library: o- D% O+ N9 q6 Y0 ?
1256837 SIP_LAYOUT     DIE_EDITOR       Open and close of die editor takes too long
, b: D. W8 z, r# d. ~% l1257732 CONSTRAINT_MGR OTHER            Bug - Export Analysis Results in CM makes Allegro crash
; I2 ^3 u( D  s+ A1257755 ALLEGRO_EDITOR OTHER            Editing time in Display > Status seems to be logging wrong time
) ?+ P3 s& q" n' Y- K7 }1258029 APD            WIREBOND         The bondwire lost after import the wire information
0 U5 z: n4 B: ]6 X8 l4 V9 g1258979 APD            NC               NC Drill: There is difference of number of drills.
4 Z7 @0 ]8 P) N" H; J; b1259484 SIP_LAYOUT     OTHER            SiP - calc min airgap calculate minimum airgap beta feature improvement* z# K" Q$ L$ X9 b
1259677 CONCEPT_HDL    CORE             hier_write -forcereset cause component prop change.5 O9 X) V$ y0 ?
1259913 ALLEGRO_EDITOR UI_FORMS         Unable to save setting of "use secondary step models in 3D viewer"4 _2 @* b6 D/ g; f$ G& O- e
1261758 ALLEGRO_EDITOR EDIT_ETCH        Auto Interactive Delay tune (AiDT) is deleting clines3 b: O9 k/ k8 D0 T# p; H
1262543 ALLEGRO_EDITOR MANUFACT         merge shape results in moved void* ~; H# b* B0 K9 F( t* c
1264767 ALLEGRO_EDITOR DRC_TIMING_CHK   XNET is choosing to resolve to a different name from 16.5 to 16.6 and is causing constraint loss) O" V6 k( ?+ _3 U# Q/ t; _0 R

2 y( B, ?( t! f4 h( M
分享到:  QQ好友和群QQ好友和群 QQ空间QQ空间 腾讯微博腾讯微博 腾讯朋友腾讯朋友 微信微信
收藏收藏 支持!支持! 反对!反对!

0

主题

2

帖子

36

积分

二级会员(20)

Rank: 2Rank: 2

积分
36
推荐
发表于 2014-5-2 14:58 | 只看该作者
myexpma 发表于 2014-4-29 23:512 P8 _# Z8 F4 ?/ @4 g
安装时前面有几个图片出现crc错误,忽略过去了,但是后面有exe文件也有crc错误,因此中止了更新,希望版主 ...

+ `3 x1 E( k8 ~5 m" `) w0 l应该是百度客户端的问题,一旦断线,重新开始的东西就不对了!遇到过好多次。文件本身应该没有问题,刚下载,数字签名没问题。
头像被屏蔽

1

主题

33

帖子

441

积分

禁止发言

积分
441
推荐
发表于 2014-4-27 21:59 | 只看该作者
提示: 作者被禁止或删除 内容自动屏蔽

2

主题

194

帖子

1080

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1080
推荐
发表于 2014-4-26 17:16 | 只看该作者
finezhang 发表于 2014-4-26 17:09
" v5 T, ^+ s* E/ s0 D/ v2 |好像不能下载

& Y) j6 b9 z/ W3 Z0 f( K谢谢楼主的分享            好像不能下载

点评

已更新百度网盘下载链,见16楼!  发表于 2014-4-28 10:50

37

主题

248

帖子

2745

积分

四级会员(40)

一路Y_N

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2745
2#
发表于 2014-4-26 16:08 | 只看该作者
谢谢楼主的分享
为将来的一切奋斗

3

主题

370

帖子

3263

积分

五级会员(50)

Rank: 5

积分
3263
3#
发表于 2014-4-26 17:09 | 只看该作者
好像不能下载

点评

已更新百度网盘下载链,见16楼!  发表于 2014-4-28 10:50

41

主题

558

帖子

7058

积分

六级会员(60)

Rank: 6Rank: 6

积分
7058
5#
发表于 2014-4-26 17:30 | 只看该作者
我用迅雷下载,速度比较慢啊

点评

已更新百度网盘下载链,见16楼!  发表于 2014-4-28 10:54

18

主题

193

帖子

850

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
850
6#
发表于 2014-4-26 17:39 | 只看该作者
本帖最后由 zhongwaiting 于 2014-4-26 17:48 编辑
! Y, f: Y7 b5 h& s' N8 D0 T( T5 g, p8 C6 \  I1 b2 `$ i
请哪位大虾给一个百度网盘链接!
5 Q0 S7 e4 [7 c+ V8 {) U网络的下载速度跟不上软件的更新!

点评

已更新百度网盘下载链,见16楼!  发表于 2014-4-28 10:56

10

主题

124

帖子

940

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
940
7#
发表于 2014-4-26 21:30 | 只看该作者
请问怎么打补丁?需要重新安装Candence么?

点评

首先把spb_16.5文件夹命名为spb_16.5old(反正和spb_16.5不一样就行了)。 在cadence目录里面建立一个新的空文件夹命名为spb_16.5,并把spb_16.5old的compnts.dat拷贝到空的spb_16.5中 安装HOTFIX补丁到空的spb...  发表于 2014-4-28 11:00

28

主题

165

帖子

1766

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1766
8#
发表于 2014-4-27 07:12 | 只看该作者
16.5补丁出到多少啦?

41

主题

558

帖子

7058

积分

六级会员(60)

Rank: 6Rank: 6

积分
7058
9#
发表于 2014-4-27 07:31 | 只看该作者
现在Download失败了

点评

已更新百度网盘下载链,见16楼!  发表于 2014-4-28 11:00

85

主题

615

帖子

5170

积分

五级会员(50)

Rank: 5

积分
5170
10#
发表于 2014-4-27 07:39 | 只看该作者
链接无法打开,请放置在百度网盘

点评

已更新百度网盘下载链,见16楼!  发表于 2014-4-28 11:01
生活充满奇迹

12

主题

275

帖子

3244

积分

五级会员(50)

Rank: 5

积分
3244
11#
发表于 2014-4-27 21:13 | 只看该作者
链接无效,不能下载,鉴定完毕。

点评

已更新百度网盘下载链,见16楼!  发表于 2014-4-28 11:02

5

主题

75

帖子

1729

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1729
13#
发表于 2014-4-28 08:49 | 只看该作者
谢谢楼主分享,请问有转存baidu盘的么,这个链接下载不了

点评

已更新百度网盘下载链,见16楼!  发表于 2014-4-28 11:03

2

主题

54

帖子

1484

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1484
14#
发表于 2014-4-28 08:59 | 只看该作者
谢谢啊,要是有其它网盘的下载地址就更好了,cadence下载有点慢# T5 U% ~2 g) D) N9 X. N/ ~
不过还是要十分感谢分享

11

主题

122

帖子

1698

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1698
15#
发表于 2014-4-28 10:06 | 只看该作者
下不了
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

推荐内容上一条 /1 下一条

巢课

技术风云榜

关于我们|手机版|EDA365 ( 粤ICP备18020198号 )

GMT+8, 2024-11-24 15:25 , Processed in 0.071560 second(s), 35 queries , Gzip On.

深圳市墨知创新科技有限公司

地址:深圳市南山区科技生态园2栋A座805 电话:19926409050

快速回复 返回顶部 返回列表