找回密码
 注册

QQ登录

只需一步,快速开始

扫一扫,访问微社区

巢课
电巢直播8月计划
查看: 5398|回复: 43
打印 上一主题 下一主题

SPB_16.6 27号补丁下载链接--Hotfix_SPB16.60.027_wint_1of1.exe

[复制链接]

15

主题

181

帖子

4333

积分

五级会员(50)

Rank: 5

积分
4333
跳转到指定楼层
1#
发表于 2014-4-26 15:15 | 只看该作者 回帖奖励 |正序浏览 |阅读模式

EDA365欢迎您!

您需要 登录 才可以下载或查看,没有帐号?注册

x
本帖最后由 Csec 于 2014-4-28 11:04 编辑 ' B( |2 u, t  L% ^3 y

4 r5 l/ ]2 `6 I9 \, shttp://sw.cadence.com/P/download ... e4d05&file=.exe, M) p5 z/ z9 y6 |' o- w* e! ]
更新百度网盘下载链接!
* X' w$ O" \* O5 Q1 D# t) F/ Zhttp://pan.baidu.com/s/1mgwSsPy6 |5 e8 @$ h3 W! z

6 V. P9 U6 U( n8 X' |% _; ?DATE: 04-25-2014   HOTFIX VERSION: 027
1 Z: V, Y3 S: L; A6 Z7 T===================================================================================================================================8 o; E- T/ t8 U7 `- i+ [0 I
CCRID   PRODUCT        PRODUCTLEVEL2   TITLE
  \$ o! X) {+ a1 A5 ?/ Y2 [. O. L! G" l===================================================================================================================================  x+ p3 k9 H" m
308701  CONSTRAINT_MGR OTHER            Needs to delete user defined schedule in CM5 h4 r" @6 R# r# O1 K( q
481674  ALLEGRO_EDITOR PADS_IN          No board file saved from PADS_in! w4 O$ X3 V' d  t8 J
982929  ALLEGRO_EDITOR EDIT_ETCH        can't route on NC pin and other that are not pin." ?; {$ W  ?9 W* x3 U
1012783 FSP            OTHER            Need Undo Command in FSP  K: ~6 i2 D+ A, t& @  {2 U
1017381 ALLEGRO_EDITOR DRC_CONSTR       Need Dynamic Phase to be able to measure back to the Drive Pins.
* x' g$ o+ p: a1072673 PCB_LIBRARIAN  GRAPHICAL_EDITOR Copy paste goes offgrid if mouse is moved
# k# f* z- L5 i' y1073231 CONCEPT_HDL    CORE             Copy-paste of signal names goes off-grid in Windows mode./ o7 ~  b1 D" G+ a! b' `
1105371 CONCEPT_HDL    INTERFACE_DESIGN Strange behavior when shorting two Net groups- G" M0 _/ x% x. {5 p0 \
1116498 CIS            LINK_DATABASE_PA link database with modified part results in Capture crash
, I+ x# f( {1 S3 _0 T, s; [1118632 ALLEGRO_EDITOR GRAPHICS         Text display refresh issue while in Edit > text command' @( W, ]! I; p9 l
1155821 SIG_INTEGRITY  LIBRARY          Xnet are not recalculated correctly when model is changed on the Series switch part defined as discrete with Espice mode6 R) }  w3 v2 F) {: O$ `# q
1157372 ALLEGRO_EDITOR DRC_CONSTR       Dynamic phase for Diff Pairs not reporting back to Driver pin if pin escapes present6 l$ ?0 d9 h8 X3 s" x/ ?4 f
1171951 ALLEGRO_EDITOR CREATE_SYM       Jumper has a limited of count when it add to list.
8 R, Z6 c8 e( W" ?1180871 CAPTURE        LIBRARY_EDITOR   Copied parts don't retain pin name and pin number settings  S1 |( ]/ E# f8 z
1185575 SIP_LAYOUT     DIE_STACK_EDITOR Updating symbols causes the graphics for the Assy layer to change from Bottom to Top.5 p2 n- y& i) t% t- ]7 J& n
1185772 PCB_LIBRARIAN  CORE             VALID_PACK_TYPE warning when cell was opened in PDV
6 B- d0 n8 z8 V1 f$ t$ v1192377 CAPTURE        SCHEMATIC_EDITOR Pin name/number position is incorrect on schematic if it is changed for a rotated part." [; f/ s0 y  j% x( j7 r
1202654 ALLEGRO_EDITOR GRAPHICS         Zoom using mouse wheel shall maintain the center co-ordinates8 ^5 e! J+ f4 D- ?; n
1208031 ALLEGRO_EDITOR INTERACTIV       Snap to Pin for via during Copy command do not snap to connect point everytime& N5 \$ `! A' O' C+ d- ?9 c7 v
1208478 PSPICE         PROBE            Attached project gives overflow error with marching ON.
+ |7 u" w! |# ^3 A1210015 CONCEPT_HDL    CORE             The value of $PN should be not turned on spin or rotate symbol
! y) Y) v8 ~- f1210425 CONCEPT_HDL    CORE             When moving a circuit tool reports that connectivity has changed
0 f3 R2 Y! ^, Y! b# V' }0 Q! ^+ W1215858 ALLEGRO_EDITOR SHAPE            Force update does not void cline with the shape0 _; E8 D9 G# \" D  z2 [0 S
1215906 ALLEGRO_EDITOR SHAPE            Dynamic shape fill smooth failed when copying to other layers2 H5 V( Q! J5 L# i& ~; y) Q
1216358 CONCEPT_HDL    CORE             Can we improve our export BOM function to check if user did export physical function before exporting BOM?7 ^, D% d/ A, `  I7 U
1217364 CONCEPT_HDL    OTHER            Netlist reports fail because error: GScald failed.( I* ?  o& k$ z! S4 k" N  d
1217529 CONCEPT_HDL    CORE             ADW checks do not catch single quotes in PTF values
; z" r/ B# ?8 l( r+ y; s  s1217556 F2B            PACKAGERXL       signal name change not sent to Allegro after packaging
/ ]9 [' C* F" P3 i1219283 ALLEGRO_EDITOR DRC_CONSTR       Show constraint is inconsistent when displaying region information9 D  C) W2 R! U
1220078 F2B            PACKAGERXL       Export Physical crashes when ALL the part pins are added# ~- ]9 u1 _, {
1220393 CONSTRAINT_MGR CONCEPT_HDL      HDL import physical from board file will annotate CM data back to HDL which includes cross-section thickness.
" P6 z- M) }+ J0 q1220540 ALLEGRO_EDITOR GRAPHICS         Need an option to see the pads inside the internal plane shapes
- D) ^2 k7 P5 `/ G4 b1220936 CONCEPT_HDL    CORE             About crash by vpadd/vpdelete command on Linux, b* |$ U+ w  o0 B$ H" B
1221059 ALLEGRO_EDITOR DRC_CONSTR       Get a "Shape to Thru Via Spacing" DRC error only the first time when the shape is manually voided.+ ^, e7 N2 ?* y  F
1221182 ADW            TDA              Team Design with SAMBA4 D$ O) @7 b( s
1222442 CONSTRAINT_MGR UI_FORMS         Duplicate pin pairs appear in DiffPair
5 q, X7 G& h& Z& T- S1 t1223175 CONCEPT_HDL    CONSTRAINT_MGR   Schematic crashes when opened1 v3 A: X' C, a" b! U
1223533 ALLEGRO_EDITOR GRAPHICS         Why the through pins for STEP models are shown at an offset when viewed in 3D inside Package Symbol?7 u! A  j8 G3 h6 T; a
1223680 CONSTRAINT_MGR ECS_APPLY        Improve ECSet mapping by allowing user to address ambiguity of Parts
- @$ G. m$ a: \1224156 SIG_INTEGRITY  SIGWAVE          Exporting spreadsheet with filter Subitems in SigWave exports all waveforms1 D0 i4 \% d5 j# Q9 @( k
1224417 ALLEGRO_EDITOR PLOTTING         Hidden font pattern is not showing correct in 16.5 version also 16.6 version.
: f1 P5 |( b; q! z: ?4 c3 k' G1224704 F2B            DESIGNVARI       There is no lock for the variant.dat file - multiple users can open the editor; H9 H: _# i) O, i
1224968 ALLEGRO_EDITOR INTERACTIV       Delete >(RMB click) Cut> Snap Pick to>off grid loction does not work for lines.
9 r) A3 D& G% I  f; K0 P  P# z1224982 CONCEPT_HDL    PDF              commandline publishpdf does not work when there are spaces in the path1 A/ W8 a* v9 B2 A7 a  x( M6 |
1225114 CAPTURE        GENERAL          H-pins added after netgroup pin get color as of netgroup pin1 J9 Q/ P% y2 ?# w
1225494 CAPTURE        DRC              Different DRC results for Entire design and selection
  D6 S0 E$ g( y1226153 ALLEGRO_EDITOR INTERFACES       Export STEP should include PART_NUMBER property% I$ }6 I9 |) w
1226235 ALLEGRO_EDITOR EDIT_ETCH        Enhancement to include Pin_delay of descrete forming Xnet
# Z" S5 [( k6 J+ C1226372 CAPTURE        GENERATE_PART    ENH: Functionality to add pin spacing in New Part From Spreadsheet
/ z- ^& D# ?' B/ Q9 z4 y0 I1226477 CONCEPT_HDL    CORE             DE HDL縮 `Allowed Global Shorts?  function is inconvenient for Global Signal
+ u! Q0 @; ], E/ \' r1226813 SIP_LAYOUT     LEFDEF_IF        ERROR SPMHLD-120 when importing a DEF file. Request to increase the number of characters/line in a .cml file, @% J) P1 \# a$ {% B$ c0 Q
1227453 ALLEGRO_EDITOR SHAPE            Addition of Fillet generate Pin to Shape Spacing DRC errors and DBDOCTOR errors
5 |- s0 u+ a- W8 K1227461 ALLEGRO_EDITOR SHAPE            Sliding a cline for certain net changes the thermal relief connects for pins connected to another net from 4 to 5,6,7,87 X7 J4 ~* O6 D: N9 R
1227469 CIS            DBC_CFG_WIZARD   Oracle Views not visible on Step2 of CIS Configuration
5 `" ^6 u9 p. e* R$ L3 V1227780 CAPTURE        ANNOTATE         Inconsistent behaviour when annotating heterogeneous part
' e7 }- c% I5 i8 b7 P/ g1227831 CONCEPT_HDL    CORE             Pin text and H-block name in upper case
" c4 k7 w/ C4 y0 f8 D# D1227954 CONCEPT_HDL    OTHER            supress check for global signals when wires are unconnected to pins  f3 s  O. b7 i* x6 D; v- \  g
1228190 ALLEGRO_EDITOR OTHER            Unable to close the 'usage' window during license selection
: [& t, V. T$ [; i1228899 CONSTRAINT_MGR INTERACTIV       Export/Import constraints in "overwrite" mode from same design shows different results when imported second time.
- k9 N4 `& ~1 q( W, p6 i0 o4 J1228934 ALLEGRO_EDITOR EDIT_ETCH        The "View Active Layer" option like the Board Station should be provided for dynamic layer visibility.
+ q" n8 G3 B7 E9 I. `1229316 ALLEGRO_EDITOR EDIT_ETCH        When routing with Hug only enabled we were able to route through other routes(sometimes Hug).$ P( c2 R4 U7 Z- q& T; @
1229545 CONSTRAINT_MGR OTHER            Allegro indicate bundle scheduled nets in CM
8 E+ ~) Q# J' W0 q; `1 w% }4 u8 h1230056 ALLEGRO_EDITOR GRAPHICS         Bug: 3D View of Mechanical Symbol with the drill hole defined
5 f0 }* _9 d8 a" X% t" x1230432 CONCEPT_HDL    CORE             No Description information in BOM
' l! ?9 D9 a( }! {2 ^1231148 F2B            DESIGNVARI       The variant.dat file is not updated with library PTF changes
! F# }: b  O/ [, i1 o- F) P5 O1231625 F2B            DESIGNSYNC       VDD at command line needs to support sch2sch and test variable to write out report files- D1 H0 u; U# y3 R! ^8 t/ o: D
1231697 CONCEPT_HDL    CORE             If any locked files exist force a pop-up dialog restricting certain commands
* @) @; g' g& V4 x1231767 CONCEPT_HDL    OTHER            Unable to find under the search options single bit vector nets
' M. \. z0 i9 o4 c- @. k% S1 a  g  e1231961 ALLEGRO_EDITOR SHAPE            Shapes not updating to smooth unless we use force update and as a result false DRC's appear in board.  I1 d' J) I3 b3 b8 P
1232100 CONCEPT_HDL    SKILL            Unable to execute the SKILL commands in viewer mode
/ W3 C: t! l7 h% ?1 W6 U1232336 CONSTRAINT_MGR CONCEPT_HDL      cmFeedback takes 5hrs to complete during Import Physical
3 @4 P( ~) Q2 h# l6 o% Y: y6 U+ ~5 z1232710 F2B            DESIGNVARI       Dehdl crash while moving component in variant viewer mode) g3 N. b, X* s" s: m8 g# a
1233894 F2B            PACKAGERXL       The page data is missing in the pst* and PCB files
$ _% f+ f. o  x2 _  F$ ^6 s! I1235785 CONCEPT_HDL    CREFER           cref_from_list custom text is not subsitituted in complex hierarchy
, H3 S  f+ S( A3 o6 g" w1235928 CAPTURE        SCHEMATIC_EDITOR OleObject modifications not saved
6 \. W5 G! n1 B; _/ G4 n( @7 V1236065 CAPTURE        PART_EDITOR      Mirrored part after being edited get pin name locations incorrect; ?4 f& [8 F  Y$ j$ k' ]; J# N
1236071 ALLEGRO_EDITOR SHAPE            Airgap for Octagonal Pads ignores DRC Value when Thermal set; `! q1 P3 O  ?0 C% T3 i- K
1236072 CONCEPT_HDL    CORE             Page 122 cannot be saved as logical page 119 has different page mapping in connectivity data and schematic6 E$ s$ v" H, x. r
1236161 CONCEPT_HDL    CORE             Import Design shows the current project pages3 L/ @) \8 z0 b
1236432 ALLEGRO_EDITOR PADS_IN          pads_in doesnot translate via and shape in some instances.
4 j, ?2 p1 W/ P7 p1236557 CONCEPT_HDL    PDF              Running Publish PDF on command line in linux doesn't output progress until completion
* R4 F7 T6 m& a! y, M2 o1236589 CONCEPT_HDL    PDF              Enhancement license failure error should appear in pdfpuplisher  log file
0 L5 j- i0 \+ o& i1236644 ALLEGRO_EDITOR EDIT_ETCH        create fanout deletes shape
$ G5 _2 q5 Z7 [5 S7 [1 D1236689 ALLEGRO_EDITOR GRAPHICS         Graphics displays extraneous lines when panning or zooming
3 W! {* j! `! f# k2 ^4 R1236781 F2B            PACKAGERXL       Export Physical produces empty files! m) \7 |& I7 o( K; C
1237331 PSPICE         ENVIRONMENT      pspice.exe <cir file name> - hangs when run
, i5 {3 i; F# f5 y) k# _9 p- y; I$ j1237400 CIS            EXPLORER         Capture hangs on 2 consecutive runs of `refresh symbol from lib? command8 U; V5 E! i( e( a3 L4 W, ^
1237437 CONCEPT_HDL    CONSTRAINT_MGR   CM Crash when saving after restore from definition# F" w4 C2 J+ h, j
1237862 CONSTRAINT_MGR OTHER            A way to remove the RAVEL markers from the Constraint Manager.
6 M2 ^. B5 |$ U3 `  k1238852 CAPTURE        GENERAL          signal list not updated for buses8 y2 ?# `1 [8 N* [1 O: p
1238856 FSP            DE-HDL_SCHEMATIC FSP schematic generation crashes
1 K  ?3 m4 e2 x& c4 B# u1239079 ALLEGRO_EDITOR INTERACTIV       The 16.6 Padstack > Replace function leaves old padstack.
1 e. y* c: V( J0 {0 W  }4 ?1239706 CONSTRAINT_MGR ANALYSIS         The reflection result on a differential signal in the CM when Measurement location is DIE8 U6 b) U; W4 w
1239763 PSPICE         PROBE            Cannot modify text label if right y axis is active
* H* R8 V; ?; Q6 d  M- {; ^! i1240276 ALLEGRO_EDITOR GRAPHICS         Printing to PDF from SigXp is giving unreadable images. j# F$ A# j% q$ b' H: P, u0 E% z
1240356 CAPTURE        IMPORT/EXPORT    Can縯 import SDT schematic to Capture.
  u6 N0 C' j4 K6 W* e: R1 e1240502 F2B            PACKAGERXL       Corrupt cfg_package does not stop PackagerXL from completing- b9 q9 x3 U; d% P) f  r- M
1240607 ALLEGRO_EDITOR OTHER            Footprint of screw hole got shift in DXF file
+ ~9 D+ X6 _6 I4 y' W, g1240670 ALLEGRO_EDITOR PLACEMENT        Select multiple parts and Rotate makes them immovable
2 ^, `9 r5 U! ^( f2 Y2 F, J1240773 CAPTURE        DRC              DRC check reports error for duplicate NetGroup Reference in complex hierarchy# K1 h2 a# E# P9 s( h% L
1240845 SIG_EXPLORER   EXTRACTTOP       Narrowband via models for Mirrored BB Vias not extracted in in the interconn.iml and this gives bad ringing in waveforms
" B: [4 ?% Z7 G) y3 g3 U' D/ h1241634 ALLEGRO_EDITOR OTHER            Netshort for pad-pad connect not working1 M7 f! {. j# b
1241776 CONCEPT_HDL    CORE             In hierarchal design not all pages are getting printed.
# D+ g1 a& Y& M7 ~% q9 ]0 L- E1 E' Z  {! s1241788 CONSTRAINT_MGR CONCEPT_HDL      Issues with changing focus in Constraint manager using keys on keyboard& _/ d$ Y; M2 Z# e3 ^
1242683 ALLEGRO_EDITOR INTERACTIV       Color View Save replaces file without warning
% B* K" q3 U0 }$ ]1242818 ALLEGRO_EDITOR PLACEMENT        Placement edit mirror option places component on wrong side8 f2 b& \* J# x9 t/ f) }+ n
1242847 ALLEGRO_EDITOR GRAPHICS         Need an option to suppress Via Holes in 3D Viewer
- T/ X, U! `9 M' P* ~+ `1242923 ADW            COMPONENT_BROWSE UCB reports Missing From DB only after selecting the Row in the search results
  V' p1 ]2 C, {: R+ C1243609 CONCEPT_HDL    CORE             autoprop for occurrence properties
( y5 p8 W4 w3 Y2 u1243682 F2B            DESIGNVARI       after undocking variant icon cannot be redocked back to GUI
4 |9 G/ n' U' S: d5 ~1243686 ALLEGRO_EDITOR GRAPHICS         Invoking Edit->Text, the infinite cursor disappears until edit mode is changed.0 s2 W6 V% a* v; i8 z
1243715 CAPTURE        PART_EDITOR      Pin name positioning get changed after rotating or mirroring2 v% {3 L- r! W7 V
1244945 CONCEPT_HDL    PDF              PDF Publisher does not include image when file is not located in the root folder( G1 t6 b* q) m1 \) d6 K5 z
1245568 CONCEPT_HDL    CORE             Dual unselect needed for wires attached to other net/source and property is not deselected when component is
& a" d1 h% K- e: @* X5 g9 I3 o) V1245819 F2B            PACKAGERXL       wrong injected properties information passed during packaging of the design+ y  s1 R* K7 _5 E. c* Z- E1 H
1245916 SCM            CONCEPT_IMPORT   Where does the folder location reside for DEHDL imported blocks?% L4 k/ Y# N7 J* m) W4 k
1246347 CONSTRAINT_MGR CONCEPT_HDL      DEHDL crash if environment variable path has trailing backslash character5 g) n( A* V2 X! {, c  _( z
1246896 ALLEGRO_EDITOR DFA              DFA_UPDATE on Linux reports err message if the path has Upper case characters/ W* d; n8 W5 ^8 R3 n( K1 ?; R
1247019 SIP_LAYOUT     DIE_STACK_EDITOR SiP Layout - refresh/update symbols is mirroring the assembly drawing data on DIE that is placed ChipDown2 J% ?% f4 Y& p
1247037 CAPTURE        LIBRARY_EDITOR   Copy & Paste of library parts resets pin name and number& S1 |- R) E/ z
1247089 CONCEPT_HDL    CORE             Group Align or Distribute > Left/Center/Right crashes DEHDL
7 Q; v/ f% u+ X9 T& A$ u1247163 CONCEPT_HDL    PDF              Physical Net Names in PDF not maintained
+ q( ^/ s$ m% l3 n1247462 CONCEPT_HDL    CORE             Text issue while moving with bounding box' @) o( l) G! k) m9 o  f
1247464 ALLEGRO_EDITOR UI_FORMS         When using the define B/B via UI the end layer dropdown arrow is partially covered$ v9 T, B3 R- ^: j" s: f
1249063 CONCEPT_HDL    CONSTRAINT_MGR   CM and SigXP doesn縯 respect PACK_IGNORE at components3 J; q" a9 x7 s" I- E
1250270 CONCEPT_HDL    CORE             Part Manager Update places wrong parts
6 r9 E4 q( g2 U9 L& i* E7 {9 m1251206 ALLEGRO_EDITOR ARTWORK          Aperture command cannot create appropriate aperture automatically from design., c  a$ J, G' ]0 }( a" z% H
1251356 ALLEGRO_EDITOR INTERFACES       Some STEP models are missing in 3D view of footprint, although all components have STEP model mapped in footprint: C' i( R0 e2 d1 f
1251845 ALLEGRO_EDITOR EXTRACT          Crosshatch arcs do not extract correctly
' j8 M& l6 y6 a1252143 APD            OTHER            When using the beta "shape to cline" command the tool is removing the shape instead of converting it.
( S. U/ v9 U. y' A& [% E5 O' o1252737 SIP_LAYOUT     OTHER            SiP Layout - Option to create shapes from Pins for WLP wafer level packaging technologies. o- p9 G6 t% `+ O
1253424 SCM            SCHGEN           Export Schematics Crashes System Architect
& t% T+ M: i* Z) {  w1253508 ALLEGRO_EDITOR INTERFACES       Bug - Export IPC2581 exports Crosshatch shapes as filled7 G: |" g* L# ~$ A' Q% ~4 Z8 \
1253554 SIP_LAYOUT     OTHER            SiP Layout - Add Netlist Spreadsheet export to SiP layout to help with connectivity auditing2 F: L7 r) K% |5 |& O7 S' s
1254578 SPIF           OTHER            Specctra crash with Error -1073741819 for Auto router
7 v' o& x4 n- O1254637 ALLEGRO_EDITOR DRC_TIMING_CHK   adding nets to a net group causes constraint assignment error/ d% H  T5 d0 J0 D) e) I4 |
1254676 GRE            IFP_INTERACTIVE  Rake Lines disappear when Auto-Interactive Breakout is enabled., p+ N/ q8 i4 P+ o: k: {5 N) h
1255067 SIG_INTEGRITY  REPORTS          Allegro hangs on Net Parasitc Report generation' G4 E! E3 c, G2 ^% J
1255267 ALLEGRO_EDITOR SKILL            axlDBGetPropDictEntry does not return a list of all objects
2 R& o+ |/ p2 u6 d1255383 SIP_LAYOUT     IC_IO_EDITING    cant move bumps or driver in app mode6 `$ R8 B+ K- ?3 m3 b9 d; e$ v/ P
1255703 ALLEGRO_EDITOR SKILL            axlCNSSetPhysical and axlCNSGetPhysical return nil if a constraint set name is provided
* {  S+ l. z0 \0 S8 w$ Y# C1255759 ALLEGRO_EDITOR INTERFACES       Change the silkscreen OUTLINE from layerFunction DOCUMENT to layerFunction BOARD_OUTLINE
3 d8 C* F/ R# X0 I# m5 C1256457 CONCEPT_HDL    CONSTRAINT_MGR   Extracting a XNet from CM crashes the tool
6 a1 X3 l( W- }; C1256597 GRE            CORE             Allegro GRE crashes while running Plan Spatial, on a particular design1 }' i% Q8 O* Q9 d. o, c
1256650 ASI_PI         GUI              PFE - Cannot generate model file error when using company decap library
5 O3 e; M) {* z' A5 S6 x- M$ i1256837 SIP_LAYOUT     DIE_EDITOR       Open and close of die editor takes too long
/ H6 m% p9 D, ^0 ?" k1257732 CONSTRAINT_MGR OTHER            Bug - Export Analysis Results in CM makes Allegro crash
8 ?8 W; `% d. j( Z1 p9 O1257755 ALLEGRO_EDITOR OTHER            Editing time in Display > Status seems to be logging wrong time
: d+ F8 u( p5 \& J' [1258029 APD            WIREBOND         The bondwire lost after import the wire information
5 j" {  N3 J8 O* p2 m  E% c; ^. [1258979 APD            NC               NC Drill: There is difference of number of drills.
$ V* \5 T8 D. B1259484 SIP_LAYOUT     OTHER            SiP - calc min airgap calculate minimum airgap beta feature improvement
+ G7 u* I4 P; O7 W) Q1 D1259677 CONCEPT_HDL    CORE             hier_write -forcereset cause component prop change.
; ~4 Z; Y, n/ r- l* l1259913 ALLEGRO_EDITOR UI_FORMS         Unable to save setting of "use secondary step models in 3D viewer"
4 Z  G2 y+ c+ R0 ]. T8 g3 @1261758 ALLEGRO_EDITOR EDIT_ETCH        Auto Interactive Delay tune (AiDT) is deleting clines
  P" ]/ B/ w4 {8 P: c" }' U1262543 ALLEGRO_EDITOR MANUFACT         merge shape results in moved void5 k- |7 v5 `* i, u
1264767 ALLEGRO_EDITOR DRC_TIMING_CHK   XNET is choosing to resolve to a different name from 16.5 to 16.6 and is causing constraint loss6 ~  v% A, O4 _! E

+ C2 {8 H; M! S+ r, n
分享到:  QQ好友和群QQ好友和群 QQ空间QQ空间 腾讯微博腾讯微博 腾讯朋友腾讯朋友 微信微信
收藏收藏 支持!支持! 反对!反对!

0

主题

2

帖子

36

积分

二级会员(20)

Rank: 2Rank: 2

积分
36
推荐
发表于 2014-5-2 14:58 | 只看该作者
myexpma 发表于 2014-4-29 23:51: q, e  x" G9 R
安装时前面有几个图片出现crc错误,忽略过去了,但是后面有exe文件也有crc错误,因此中止了更新,希望版主 ...

/ k2 K* z3 M; y应该是百度客户端的问题,一旦断线,重新开始的东西就不对了!遇到过好多次。文件本身应该没有问题,刚下载,数字签名没问题。
头像被屏蔽

1

主题

33

帖子

441

积分

禁止发言

积分
441
推荐
发表于 2014-4-27 21:59 | 只看该作者
提示: 作者被禁止或删除 内容自动屏蔽

2

主题

194

帖子

1080

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1080
推荐
发表于 2014-4-26 17:16 | 只看该作者
finezhang 发表于 2014-4-26 17:096 i3 N6 x# N7 O9 p7 B# R0 k
好像不能下载
$ ~% R$ J  W. F3 U  \
谢谢楼主的分享            好像不能下载

点评

已更新百度网盘下载链,见16楼!  发表于 2014-4-28 10:50

1

主题

2

帖子

7

积分

初级新手(9)

Rank: 1

积分
7
35#
发表于 2015-10-13 16:30 | 只看该作者
下载不了了

0

主题

7

帖子

28

积分

二级会员(20)

Rank: 2Rank: 2

积分
28
34#
发表于 2014-6-22 13:27 | 只看该作者
链接又挂了

2

主题

603

帖子

5689

积分

五级会员(50)

Rank: 5

积分
5689
32#
发表于 2014-5-2 14:10 | 只看该作者
谢谢分享!

46

主题

300

帖子

2457

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2457
31#
发表于 2014-4-29 23:51 | 只看该作者
安装时前面有几个图片出现crc错误,忽略过去了,但是后面有exe文件也有crc错误,因此中止了更新,希望版主能重新更新软件。

23

主题

319

帖子

699

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
699
30#
发表于 2014-4-29 23:26 | 只看该作者
不知道哪里可以下载16.5的呢,下了个16.6的好像没安装成功

31

主题

1406

帖子

9779

积分

六级会员(60)

Rank: 6Rank: 6

积分
9779
29#
发表于 2014-4-29 23:25 | 只看该作者
so nice so good. thanks a lot in advance.

4

主题

350

帖子

1647

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1647
28#
发表于 2014-4-29 16:00 | 只看该作者
这个补丁安装似乎有问题啊

85

主题

615

帖子

5170

积分

五级会员(50)

Rank: 5

积分
5170
27#
发表于 2014-4-29 11:13 | 只看该作者
amote 发表于 2014-4-28 08:49
3 P& F" s: e& U/ v" v$ t4 W谢谢楼主分享,请问有转存baidu盘的么,这个链接下载不了

' I5 D7 P9 O/ z( ~' ]
生活充满奇迹

17

主题

371

帖子

3268

积分

五级会员(50)

Rank: 5

积分
3268
26#
发表于 2014-4-29 07:31 | 只看该作者
一个多月没更新了,果然在憋大招,这bugfix真长。

13

主题

336

帖子

6167

积分

五级会员(50)

Rank: 5

积分
6167
25#
发表于 2014-4-29 06:45 | 只看该作者
谢谢楼主啊,太及时了!

3

主题

100

帖子

5398

积分

五级会员(50)

Rank: 5

积分
5398
24#
发表于 2014-4-28 23:35 | 只看该作者
感谢分享

9

主题

352

帖子

1957

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1957
23#
发表于 2014-4-28 21:08 | 只看该作者
嗯,这个快。谢了!

5

主题

75

帖子

1729

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1729
22#
发表于 2014-4-28 18:25 | 只看该作者
Csec 发表于 2014-4-28 10:48  p* J4 t+ g" a5 K1 m& a
更新百度网盘下载链接!
2 k9 l+ [1 q; I% T+ |% ~/ w0 dhttp://pan.baidu.com/s/1mgwSsPy
6 K$ z) m5 ~: Z  {
谢谢!
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

推荐内容上一条 /1 下一条

巢课

技术风云榜

关于我们|手机版|EDA365 ( 粤ICP备18020198号 )

GMT+8, 2024-11-24 13:23 , Processed in 0.104589 second(s), 36 queries , Gzip On.

深圳市墨知创新科技有限公司

地址:深圳市南山区科技生态园2栋A座805 电话:19926409050

快速回复 返回顶部 返回列表