找回密码
 注册

QQ登录

只需一步,快速开始

扫一扫,访问微社区

巢课
电巢直播8月计划
查看: 3605|回复: 14
打印 上一主题 下一主题

Cadence 27号 补丁修复的BUG较多更新百度网盘链接

[复制链接]

27

主题

428

帖子

5734

积分

五级会员(50)

Rank: 5

积分
5734
跳转到指定楼层
1#
发表于 2014-4-26 15:14 | 只看该作者 回帖奖励 |正序浏览 |阅读模式

EDA365欢迎您!

您需要 登录 才可以下载或查看,没有帐号?注册

x
本帖最后由 dsws 于 2014-4-28 12:56 编辑
+ m, `4 C8 H% b& Q2 C( ~: Z' H# S( V& {* e" p
链接: http://pan.baidu.com/s/1dD9XLPB 密码: ujuq) N3 }7 h' V9 s! W

/ N# F% u3 l" Z/ E5 U- H2 D$ P4 L6 j) h2 l6 r
DATE: 04-25-2014   HOTFIX VERSION: 027) f' X& m6 w. Y/ C4 T# J
===================================================================================================================================1 o7 Y# b* E' z5 j0 W
CCRID   PRODUCT        PRODUCTLEVEL2   TITLE
* Y: U8 K, |# G* ?& I2 C===================================================================================================================================
8 l' V9 U" t$ S* ?% B308701  CONSTRAINT_MGR OTHER            Needs to delete user defined schedule in CM8 f; N1 @  ?" K9 t
481674  ALLEGRO_EDITOR PADS_IN          No board file saved from PADS_in
: _+ B3 E8 |6 r# J8 ?6 C982929  ALLEGRO_EDITOR EDIT_ETCH        can't route on NC pin and other that are not pin.
- f7 q4 T1 |2 ^- Q. }: ?1012783 FSP            OTHER            Need Undo Command in FSP) j% [2 \! M+ S: |
1017381 ALLEGRO_EDITOR DRC_CONSTR       Need Dynamic Phase to be able to measure back to the Drive Pins.
% x/ I. @/ Y: `% S, u; n1072673 PCB_LIBRARIAN  GRAPHICAL_EDITOR Copy paste goes offgrid if mouse is moved
# \! p- o( ^% N3 ]% g* ]. I1073231 CONCEPT_HDL    CORE             Copy-paste of signal names goes off-grid in Windows mode.$ r7 W6 |- c' J+ }% O
1105371 CONCEPT_HDL    INTERFACE_DESIGN Strange behavior when shorting two Net groups
$ W. L* s4 b4 U' U( S3 r, o& g1116498 CIS            LINK_DATABASE_PA link database with modified part results in Capture crash! b& n+ q- u' S+ ^8 }- {
1118632 ALLEGRO_EDITOR GRAPHICS         Text display refresh issue while in Edit > text command
. [9 x9 w" @. I8 k/ t$ E1155821 SIG_INTEGRITY  LIBRARY          Xnet are not recalculated correctly when model is changed on the Series switch part defined as discrete with Espice mode6 }' E( \+ ^' L, J
1157372 ALLEGRO_EDITOR DRC_CONSTR       Dynamic phase for Diff Pairs not reporting back to Driver pin if pin escapes present
5 I' n1 j4 ?! t- v% p1171951 ALLEGRO_EDITOR CREATE_SYM       Jumper has a limited of count when it add to list.' i3 |7 M7 r2 g! W* o' T
1180871 CAPTURE        LIBRARY_EDITOR   Copied parts don't retain pin name and pin number settings* }- h9 [" c+ r' f
1185575 SIP_LAYOUT     DIE_STACK_EDITOR Updating symbols causes the graphics for the Assy layer to change from Bottom to Top.
4 R4 Y1 |& \/ b1 S+ Y7 \: `  V8 P9 q; j1185772 PCB_LIBRARIAN  CORE             VALID_PACK_TYPE warning when cell was opened in PDV' h( f) x* z3 K
1192377 CAPTURE        SCHEMATIC_EDITOR Pin name/number position is incorrect on schematic if it is changed for a rotated part.' f3 T  T7 S+ k4 [- g8 n$ ^
1202654 ALLEGRO_EDITOR GRAPHICS         Zoom using mouse wheel shall maintain the center co-ordinates. {6 s) X3 H$ ^
1208031 ALLEGRO_EDITOR INTERACTIV       Snap to Pin for via during Copy command do not snap to connect point everytime
! K2 c1 E: {/ W1 x1 }0 N1208478 PSPICE         PROBE            Attached project gives overflow error with marching ON.
4 G! a, p3 L7 d) d$ Q/ \1210015 CONCEPT_HDL    CORE             The value of $PN should be not turned on spin or rotate symbol9 w+ n9 \/ n: t3 I: ?0 n5 |
1210425 CONCEPT_HDL    CORE             When moving a circuit tool reports that connectivity has changed
( X1 J8 ]- {( _- y; A1215858 ALLEGRO_EDITOR SHAPE            Force update does not void cline with the shape
8 [7 V+ v+ F& t# o  }1215906 ALLEGRO_EDITOR SHAPE            Dynamic shape fill smooth failed when copying to other layers
3 ]0 D5 k9 ?3 C1216358 CONCEPT_HDL    CORE             Can we improve our export BOM function to check if user did export physical function before exporting BOM?
8 t& L0 B4 L5 @" Y5 `2 A1217364 CONCEPT_HDL    OTHER            Netlist reports fail because error: GScald failed., b. N- }. W6 J9 {' r4 b: g3 Y8 q2 o
1217529 CONCEPT_HDL    CORE             ADW checks do not catch single quotes in PTF values' h0 @! U( L- X. z# X
1217556 F2B            PACKAGERXL       signal name change not sent to Allegro after packaging2 R* m( q2 A7 M. [- x9 P* i
1219283 ALLEGRO_EDITOR DRC_CONSTR       Show constraint is inconsistent when displaying region information
' b. ]& ]* `, p2 K3 [1220078 F2B            PACKAGERXL       Export Physical crashes when ALL the part pins are added. c3 i3 Y  b, [/ h
1220393 CONSTRAINT_MGR CONCEPT_HDL      HDL import physical from board file will annotate CM data back to HDL which includes cross-section thickness.' y/ T" Z, D9 n6 e4 n! u8 J4 `: }
1220540 ALLEGRO_EDITOR GRAPHICS         Need an option to see the pads inside the internal plane shapes  F, T) p4 }' a6 {) O2 D5 H: W+ F
1220936 CONCEPT_HDL    CORE             About crash by vpadd/vpdelete command on Linux% a$ T% P" E4 g+ F9 Q
1221059 ALLEGRO_EDITOR DRC_CONSTR       Get a "Shape to Thru Via Spacing" DRC error only the first time when the shape is manually voided.* m' B7 D+ ?2 n# L. s% z
1221182 ADW            TDA              Team Design with SAMBA
& U( J5 N- t+ z: Q; @1222442 CONSTRAINT_MGR UI_FORMS         Duplicate pin pairs appear in DiffPair. Y1 Q" W1 G: \1 z) p8 J
1223175 CONCEPT_HDL    CONSTRAINT_MGR   Schematic crashes when opened7 W0 W$ J7 P0 m% B" a7 D
1223533 ALLEGRO_EDITOR GRAPHICS         Why the through pins for STEP models are shown at an offset when viewed in 3D inside Package Symbol?
! \! \0 f8 ^! l3 j& E, l, {' g1223680 CONSTRAINT_MGR ECS_APPLY        Improve ECSet mapping by allowing user to address ambiguity of Parts; o( v/ r( t: K' L
1224156 SIG_INTEGRITY  SIGWAVE          Exporting spreadsheet with filter Subitems in SigWave exports all waveforms
- g% Z. l7 f1 o1 f& [& ]% m- q1224417 ALLEGRO_EDITOR PLOTTING         Hidden font pattern is not showing correct in 16.5 version also 16.6 version.) }$ r3 Y% U# ~& H0 l
1224704 F2B            DESIGNVARI       There is no lock for the variant.dat file - multiple users can open the editor3 f  C( j0 P/ j% v# q  V1 S
1224968 ALLEGRO_EDITOR INTERACTIV       Delete >(RMB click) Cut> Snap Pick to>off grid loction does not work for lines.2 X, g6 @3 J; @! L& t0 J
1224982 CONCEPT_HDL    PDF              commandline publishpdf does not work when there are spaces in the path
# z2 Q4 [* @' _0 I& u( A1225114 CAPTURE        GENERAL          H-pins added after netgroup pin get color as of netgroup pin0 p: w6 F5 r/ \# W$ ]! s: l
1225494 CAPTURE        DRC              Different DRC results for Entire design and selection% j* o- D/ U' D4 _1 e, u' n
1226153 ALLEGRO_EDITOR INTERFACES       Export STEP should include PART_NUMBER property
- E7 b$ x) P  W$ S1226235 ALLEGRO_EDITOR EDIT_ETCH        Enhancement to include Pin_delay of descrete forming Xnet1 g' Z) Y9 j' {+ b: Z. ~2 O- l
1226372 CAPTURE        GENERATE_PART    ENH: Functionality to add pin spacing in New Part From Spreadsheet9 E7 E( B7 F. _
1226477 CONCEPT_HDL    CORE             DE HDL縮 `Allowed Global Shorts?  function is inconvenient for Global Signal
( Y, L7 F6 O" O8 ?2 z" B1 D1226813 SIP_LAYOUT     LEFDEF_IF        ERROR SPMHLD-120 when importing a DEF file. Request to increase the number of characters/line in a .cml file
& @5 P" x1 M0 X& c! ^9 P1227453 ALLEGRO_EDITOR SHAPE            Addition of Fillet generate Pin to Shape Spacing DRC errors and DBDOCTOR errors
: J! t8 p5 h( ]2 [/ N  ~1227461 ALLEGRO_EDITOR SHAPE            Sliding a cline for certain net changes the thermal relief connects for pins connected to another net from 4 to 5,6,7,87 F; }! m1 u, h
1227469 CIS            DBC_CFG_WIZARD   Oracle Views not visible on Step2 of CIS Configuration
8 q( U" S: r! Y" m8 d1227780 CAPTURE        ANNOTATE         Inconsistent behaviour when annotating heterogeneous part
6 c; o$ B4 g2 f1 D- t& b: U) W7 Y3 X1227831 CONCEPT_HDL    CORE             Pin text and H-block name in upper case% p& A# Q* w5 @* [* a
1227954 CONCEPT_HDL    OTHER            supress check for global signals when wires are unconnected to pins6 M" R7 [0 X$ d' n
1228190 ALLEGRO_EDITOR OTHER            Unable to close the 'usage' window during license selection
6 w: R# k# t. H  E. R1228899 CONSTRAINT_MGR INTERACTIV       Export/Import constraints in "overwrite" mode from same design shows different results when imported second time.
+ V6 s" p/ W( q0 i0 P1228934 ALLEGRO_EDITOR EDIT_ETCH        The "View Active Layer" option like the Board Station should be provided for dynamic layer visibility.) v% S- i0 B6 ]1 N! W* U
1229316 ALLEGRO_EDITOR EDIT_ETCH        When routing with Hug only enabled we were able to route through other routes(sometimes Hug).
+ Z. h$ Q  U  n4 f9 m/ L- H1229545 CONSTRAINT_MGR OTHER            Allegro indicate bundle scheduled nets in CM+ _) m( [) a) F. _" U. f
1230056 ALLEGRO_EDITOR GRAPHICS         Bug: 3D View of Mechanical Symbol with the drill hole defined
5 z: m: Z; r7 ~9 g1 ^, f1230432 CONCEPT_HDL    CORE             No Description information in BOM2 K8 K4 x* h5 w( P' E, w3 L
1231148 F2B            DESIGNVARI       The variant.dat file is not updated with library PTF changes
- P% {+ Q+ u; V. v1231625 F2B            DESIGNSYNC       VDD at command line needs to support sch2sch and test variable to write out report files/ p6 ?# Q! s' \3 F" j- V" k+ o
1231697 CONCEPT_HDL    CORE             If any locked files exist force a pop-up dialog restricting certain commands
# a8 w" K1 q% j5 S1231767 CONCEPT_HDL    OTHER            Unable to find under the search options single bit vector nets! f4 Y$ o. O% Q6 \5 ?4 X* j& Y% h9 W
1231961 ALLEGRO_EDITOR SHAPE            Shapes not updating to smooth unless we use force update and as a result false DRC's appear in board.4 G5 K8 p1 Q( X" d
1232100 CONCEPT_HDL    SKILL            Unable to execute the SKILL commands in viewer mode, R1 s' I! Q, J( O7 F9 x7 P/ J
1232336 CONSTRAINT_MGR CONCEPT_HDL      cmFeedback takes 5hrs to complete during Import Physical8 U$ x  C( L$ Y+ I7 U; {' ~) S% q
1232710 F2B            DESIGNVARI       Dehdl crash while moving component in variant viewer mode9 v- v2 i  H/ F, E! x+ ?
1233894 F2B            PACKAGERXL       The page data is missing in the pst* and PCB files- E# Q7 {- o1 R, I; j" h, l" y3 F
1235785 CONCEPT_HDL    CREFER           cref_from_list custom text is not subsitituted in complex hierarchy
; F( i% U' y6 p" W  p) S: \, t1 @4 N" J1235928 CAPTURE        SCHEMATIC_EDITOR OleObject modifications not saved7 x  J1 x/ F) s
1236065 CAPTURE        PART_EDITOR      Mirrored part after being edited get pin name locations incorrect( H  w: p/ d0 N. o; p! M+ [
1236071 ALLEGRO_EDITOR SHAPE            Airgap for Octagonal Pads ignores DRC Value when Thermal set7 L6 R/ m: i% m+ ~9 j8 S
1236072 CONCEPT_HDL    CORE             Page 122 cannot be saved as logical page 119 has different page mapping in connectivity data and schematic& u5 l8 t' m9 ]. u, `2 ~1 H7 i* Y
1236161 CONCEPT_HDL    CORE             Import Design shows the current project pages5 H5 w* @% P7 p
1236432 ALLEGRO_EDITOR PADS_IN          pads_in doesnot translate via and shape in some instances.
4 G6 o7 O: u, P1 Y" Z0 @+ E( f/ G/ \1236557 CONCEPT_HDL    PDF              Running Publish PDF on command line in linux doesn't output progress until completion
8 Y1 A% n5 X/ l" D1236589 CONCEPT_HDL    PDF              Enhancement license failure error should appear in pdfpuplisher  log file
0 k3 x! R; Q5 c  i( }/ R1236644 ALLEGRO_EDITOR EDIT_ETCH        create fanout deletes shape, ]5 ?6 C( Y6 t# a
1236689 ALLEGRO_EDITOR GRAPHICS         Graphics displays extraneous lines when panning or zooming
) s. a! M  p$ f1 [1236781 F2B            PACKAGERXL       Export Physical produces empty files1 w- i/ i  C: ~. s1 N
1237331 PSPICE         ENVIRONMENT      pspice.exe <cir file name> - hangs when run
7 O& F5 q: j7 `& \% i1237400 CIS            EXPLORER         Capture hangs on 2 consecutive runs of `refresh symbol from lib? command
" [. F' O6 [- y( q5 a) \" l- l. m1237437 CONCEPT_HDL    CONSTRAINT_MGR   CM Crash when saving after restore from definition( [' k% ~& J0 [: T
1237862 CONSTRAINT_MGR OTHER            A way to remove the RAVEL markers from the Constraint Manager." L% y) |4 y/ c  `& t
1238852 CAPTURE        GENERAL          signal list not updated for buses" I6 b4 N) f5 V* X5 X  S' o
1238856 FSP            DE-HDL_SCHEMATIC FSP schematic generation crashes
# J# j% a5 {9 o" ]9 K0 j1239079 ALLEGRO_EDITOR INTERACTIV       The 16.6 Padstack > Replace function leaves old padstack.3 }6 o6 O. E$ Y8 D8 f
1239706 CONSTRAINT_MGR ANALYSIS         The reflection result on a differential signal in the CM when Measurement location is DIE- b; T- [' w/ T
1239763 PSPICE         PROBE            Cannot modify text label if right y axis is active+ ]# f" c9 b# y( d% U/ n+ J# ?! ?
1240276 ALLEGRO_EDITOR GRAPHICS         Printing to PDF from SigXp is giving unreadable images
& v! C9 H; q0 b/ [2 X1 H1240356 CAPTURE        IMPORT/EXPORT    Can縯 import SDT schematic to Capture.
8 M9 B! E3 b" b( [0 ?4 G1240502 F2B            PACKAGERXL       Corrupt cfg_package does not stop PackagerXL from completing
. I. x* q* f6 ~1240607 ALLEGRO_EDITOR OTHER            Footprint of screw hole got shift in DXF file
& ^' V( E5 a. R- _- x1 N1240670 ALLEGRO_EDITOR PLACEMENT        Select multiple parts and Rotate makes them immovable
: p; M& S1 L' n' C: e1240773 CAPTURE        DRC              DRC check reports error for duplicate NetGroup Reference in complex hierarchy
, D7 G0 X' J$ f) Q% o( d2 ^1240845 SIG_EXPLORER   EXTRACTTOP       Narrowband via models for Mirrored BB Vias not extracted in in the interconn.iml and this gives bad ringing in waveforms/ n7 G1 N2 f, p8 `% B. P
1241634 ALLEGRO_EDITOR OTHER            Netshort for pad-pad connect not working
5 K- x& U6 {7 B8 K1241776 CONCEPT_HDL    CORE             In hierarchal design not all pages are getting printed.
: K/ D+ c  j; Q( ?/ E1241788 CONSTRAINT_MGR CONCEPT_HDL      Issues with changing focus in Constraint manager using keys on keyboard( [* V2 i. l  o, e; w( n
1242683 ALLEGRO_EDITOR INTERACTIV       Color View Save replaces file without warning
3 K5 \! u, i# \! p1242818 ALLEGRO_EDITOR PLACEMENT        Placement edit mirror option places component on wrong side$ I" a8 z+ U- O' T# |
1242847 ALLEGRO_EDITOR GRAPHICS         Need an option to suppress Via Holes in 3D Viewer. N* d1 ]2 Q7 Z0 O' W: `% P# ~, t
1242923 ADW            COMPONENT_BROWSE UCB reports Missing From DB only after selecting the Row in the search results
, _" k5 P; ^6 B( R: T* \1243609 CONCEPT_HDL    CORE             autoprop for occurrence properties
0 h- C5 E- C2 M3 t; P' _5 v1243682 F2B            DESIGNVARI       after undocking variant icon cannot be redocked back to GUI
& c% \1 y/ ^8 W' ]8 `) K. m! A5 p# l1243686 ALLEGRO_EDITOR GRAPHICS         Invoking Edit->Text, the infinite cursor disappears until edit mode is changed.
/ q" w3 V+ A" A! X! E# j" _, U1243715 CAPTURE        PART_EDITOR      Pin name positioning get changed after rotating or mirroring* E  z. e% x9 l; G$ G' B, {6 D/ x
1244945 CONCEPT_HDL    PDF              PDF Publisher does not include image when file is not located in the root folder8 n1 \$ s; O+ k, \- Q5 ^, A! @  p8 j! s
1245568 CONCEPT_HDL    CORE             Dual unselect needed for wires attached to other net/source and property is not deselected when component is
; I/ x% M8 I7 ~* h  ^1245819 F2B            PACKAGERXL       wrong injected properties information passed during packaging of the design0 p$ v' z" D$ f) \  W" H6 W
1245916 SCM            CONCEPT_IMPORT   Where does the folder location reside for DEHDL imported blocks?
5 E& O* K- i( R. g7 s0 L& F2 Y1246347 CONSTRAINT_MGR CONCEPT_HDL      DEHDL crash if environment variable path has trailing backslash character
- e& f! _! U5 N6 u% f1246896 ALLEGRO_EDITOR DFA              DFA_UPDATE on Linux reports err message if the path has Upper case characters
8 D7 q8 g4 m4 P1247019 SIP_LAYOUT     DIE_STACK_EDITOR SiP Layout - refresh/update symbols is mirroring the assembly drawing data on DIE that is placed ChipDown+ _& D8 V6 s- b& f
1247037 CAPTURE        LIBRARY_EDITOR   Copy & Paste of library parts resets pin name and number$ W4 v& O/ W/ q1 J8 i1 |
1247089 CONCEPT_HDL    CORE             Group Align or Distribute > Left/Center/Right crashes DEHDL
; F8 h7 [% i# H. x  c1247163 CONCEPT_HDL    PDF              Physical Net Names in PDF not maintained
8 ~  ^1 ^- e2 k! a1247462 CONCEPT_HDL    CORE             Text issue while moving with bounding box
; c# s, k( V, _. B! C2 [6 k* |1247464 ALLEGRO_EDITOR UI_FORMS         When using the define B/B via UI the end layer dropdown arrow is partially covered
9 }" |: B4 }9 ^& K- X; e1249063 CONCEPT_HDL    CONSTRAINT_MGR   CM and SigXP doesn縯 respect PACK_IGNORE at components8 Z, W" V+ M, ]; Z; i( I2 I! H% t
1250270 CONCEPT_HDL    CORE             Part Manager Update places wrong parts
, b# b+ `* `  b1251206 ALLEGRO_EDITOR ARTWORK          Aperture command cannot create appropriate aperture automatically from design.( N( O% A# S. X
1251356 ALLEGRO_EDITOR INTERFACES       Some STEP models are missing in 3D view of footprint, although all components have STEP model mapped in footprint1 Z  v; H. K3 R7 i! R) u% Y
1251845 ALLEGRO_EDITOR EXTRACT          Crosshatch arcs do not extract correctly
4 `; M2 s) V& i* k1252143 APD            OTHER            When using the beta "shape to cline" command the tool is removing the shape instead of converting it.
+ |, E/ K2 q1 J; ~8 T4 V4 H: L4 D1252737 SIP_LAYOUT     OTHER            SiP Layout - Option to create shapes from Pins for WLP wafer level packaging technologies
0 B. H5 s0 M! _9 Z0 U1253424 SCM            SCHGEN           Export Schematics Crashes System Architect* L& w3 n! N; R3 Q
1253508 ALLEGRO_EDITOR INTERFACES       Bug - Export IPC2581 exports Crosshatch shapes as filled
5 n4 u/ r. R- B( d7 N; }+ G1253554 SIP_LAYOUT     OTHER            SiP Layout - Add Netlist Spreadsheet export to SiP layout to help with connectivity auditing; C' x3 ~  f& n: Z5 K
1254578 SPIF           OTHER            Specctra crash with Error -1073741819 for Auto router7 k3 F' w8 M6 |% f# f) z
1254637 ALLEGRO_EDITOR DRC_TIMING_CHK   adding nets to a net group causes constraint assignment error# ^; B% R1 C) }* j# c
1254676 GRE            IFP_INTERACTIVE  Rake Lines disappear when Auto-Interactive Breakout is enabled.2 D! k3 x  W2 Q7 ?7 Y$ x! d
1255067 SIG_INTEGRITY  REPORTS          Allegro hangs on Net Parasitc Report generation& i0 l  S: ]) E! Y8 z5 J% h
1255267 ALLEGRO_EDITOR SKILL            axlDBGetPropDictEntry does not return a list of all objects7 Z+ S' ]( Z, P) D' P7 D
1255383 SIP_LAYOUT     IC_IO_EDITING    cant move bumps or driver in app mode1 e( I+ U' S: F+ w$ u6 \- j- A6 u
1255703 ALLEGRO_EDITOR SKILL            axlCNSSetPhysical and axlCNSGetPhysical return nil if a constraint set name is provided
" o; `; T% u: c  _1255759 ALLEGRO_EDITOR INTERFACES       Change the silkscreen OUTLINE from layerFunction DOCUMENT to layerFunction BOARD_OUTLINE
& M9 H; K& ]0 Z: B# {# p: T+ u1256457 CONCEPT_HDL    CONSTRAINT_MGR   Extracting a XNet from CM crashes the tool
) d4 x. d9 J* r. Q% Q$ W" S% X1256597 GRE            CORE             Allegro GRE crashes while running Plan Spatial, on a particular design9 w, U, Y. ~5 ~" j
1256650 ASI_PI         GUI              PFE - Cannot generate model file error when using company decap library
3 P2 Q" F' q% U- A1256837 SIP_LAYOUT     DIE_EDITOR       Open and close of die editor takes too long+ |$ Z0 b4 _. ^% Y
1257732 CONSTRAINT_MGR OTHER            Bug - Export Analysis Results in CM makes Allegro crash
2 k9 b0 h% x9 N* A: S1257755 ALLEGRO_EDITOR OTHER            Editing time in Display > Status seems to be logging wrong time
0 Q  F% \/ J5 L. ^0 c0 F1258029 APD            WIREBOND         The bondwire lost after import the wire information/ e0 l8 a% W$ v% B/ C, r
1258979 APD            NC               NC Drill: There is difference of number of drills.
3 v8 A! G& P3 o1259484 SIP_LAYOUT     OTHER            SiP - calc min airgap calculate minimum airgap beta feature improvement
# n* m2 Y  w3 h! C6 M1259677 CONCEPT_HDL    CORE             hier_write -forcereset cause component prop change.
4 z+ _* F* t4 _' P7 h) c1 J1259913 ALLEGRO_EDITOR UI_FORMS         Unable to save setting of "use secondary step models in 3D viewer"
, S  i% ~2 q  {" v" g1261758 ALLEGRO_EDITOR EDIT_ETCH        Auto Interactive Delay tune (AiDT) is deleting clines3 |5 f7 y9 R2 J, u
1262543 ALLEGRO_EDITOR MANUFACT         merge shape results in moved void1 A# h& P7 C: `
1264767 ALLEGRO_EDITOR DRC_TIMING_CHK   XNET is choosing to resolve to a different name from 16.5 to 16.6 and is causing constraint loss
- t: D  F: D) u' T6 i7 G5 G1 J2 P% d1 J
分享到:  QQ好友和群QQ好友和群 QQ空间QQ空间 腾讯微博腾讯微博 腾讯朋友腾讯朋友 微信微信
收藏收藏 支持!支持! 反对!反对!

0

主题

26

帖子

1363

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1363
15#
发表于 2014-5-7 19:37 | 只看该作者
谢谢分享!
5 x' I: Z- p  @( Z1 s安装完27号补丁,鼠标滚轮变了,不知道什么问题,原来滚轮是放大缩小,现在变成上滑是网格显示,下滑是放大,问下能不能改回去?

10

主题

184

帖子

2958

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2958
14#
发表于 2014-5-4 20:20 来自手机 | 只看该作者
库路径不能设置,提示env错误,不知是为什么

11

主题

122

帖子

1698

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1698
13#
发表于 2014-5-2 08:00 | 只看该作者
楼主打补丁后可以正常使用Mapping Package STEP Model功能吗

2

主题

54

帖子

1484

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1484
12#
发表于 2014-4-28 14:10 | 只看该作者
谢谢分享 Hotfix_SPB16.60.027_wint_1of1.exe 补丁# o1 [) m# K$ P3 w) }
百盘网盘下载,速度比较有保证,呵呵!

2

主题

127

帖子

1883

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1883
11#
发表于 2014-4-28 13:42 | 只看该作者
谢谢分享!

27

主题

428

帖子

5734

积分

五级会员(50)

Rank: 5

积分
5734
10#
 楼主| 发表于 2014-4-28 12:57 | 只看该作者
tubegong 发表于 2014-4-28 10:43* v# S$ j/ U6 K) L8 v. x5 x4 u
下不了,请楼主将其放到网盘好吗,谢谢
( N8 {2 G0 k1 t9 {; t; G; n% P- G7 x
链接: http://pan.baidu.com/s/1dD9XLPB 密码: ujuq

53

主题

647

帖子

1460

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1460
9#
发表于 2014-4-28 11:56 | 只看该作者
能放在在百度盘吗?

11

主题

122

帖子

1698

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1698
8#
发表于 2014-4-28 10:43 | 只看该作者
下不了,请楼主将其放到网盘好吗,谢谢

11

主题

122

帖子

1698

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1698
7#
发表于 2014-4-28 09:50 | 只看该作者
下不了

15

主题

301

帖子

1673

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1673
6#
发表于 2014-4-27 00:06 | 只看该作者
谢谢分享

7

主题

185

帖子

818

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
818
5#
发表于 2014-4-26 23:49 | 只看该作者
不能下载。。
人生就是在不断的选择

22

主题

146

帖子

2624

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2624
4#
发表于 2014-4-26 23:36 | 只看该作者
这么快!坑爹!

2

主题

111

帖子

2508

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2508
3#
发表于 2014-4-26 23:23 | 只看该作者
刚刚弄了26的.郁闷

37

主题

248

帖子

2745

积分

四级会员(40)

一路Y_N

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2745
2#
发表于 2014-4-26 16:28 | 只看该作者
谢谢楼主分享
为将来的一切奋斗
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

推荐内容上一条 /1 下一条

巢课

技术风云榜

关于我们|手机版|EDA365 ( 粤ICP备18020198号 )

GMT+8, 2025-1-5 09:31 , Processed in 0.066165 second(s), 32 queries , Gzip On.

深圳市墨知创新科技有限公司

地址:深圳市南山区科技生态园2栋A座805 电话:19926409050

快速回复 返回顶部 返回列表