|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
本帖最后由 streetflower 于 2014-11-14 17:14 编辑 0 V# l; _" J! b% V3 I5 `
, R! j+ P+ z( `* G: t; ^Cadence 16.6 Hotfix_SPB16.60.038
) w. e3 K/ x$ H
! b* \ o5 g E1 `5 _http://pan.baidu.com/s/1gdCb4cV
# \( _ G# B; u5 S+ E8 i" h k' x' w; V- i: a% J1 O
1 g( q: h3 q/ [: f" G' |( E3 }0 ^
2 v6 \; v: r) j6 qDATE: 10-31-2014 HOTFIX VERSION: 038
8 ]6 R- v4 a! [/ Q$ k+ |: f===================================================================================================================================
* K3 n4 d3 W4 FCCRID PRODUCT PRODUCTLEVEL2 TITLE
: k* d( v! n; i$ X" c7 C9 S=================================================================================================================================== _/ z, T: `# Y1 u& K
1103937 PCB_LIBRARIAN VERIFICATION con2con should not have any need for a graphical terminal1 j% W! r7 l; m2 |0 x3 ?# P8 A
1107843 FSP OTHER Support for lrf and lmf in archived project: z8 h1 G) P6 m. Z: B. }
1123765 CAPTURE GENERAL .OLBlck file not deleted if library is closed in Capture) } `. H& m) U/ Z4 H5 z+ D3 I
1169740 FSP OTHER Ability to import "Assigned Pin" column to connect Generic connector and FPGA.
9 n1 q0 @% u2 X) E( X1172641 FSP FPGA_SUPPORT Support for 5SGSMD5K2F40I2N device
& b6 o6 j( m6 T4 I7 A1177760 CAPTURE OTHER IC pins cannot be cross probed from Capture to PCB Editor
/ n. q' W9 ^/ h$ o2 t& @1195672 ALLEGRO_EDITOR PLACEMENT Place replicate update should update component value text
1 p' C* q9 P. z. o1206563 FSP GUI Spreadsheet import support for xc3s400afg400
0 t2 p: l0 z9 k" L& B9 R' }+ G. r4 Y1208169 FSP FPGA_SUPPORT New FPGA model request6 B2 E' I6 ^$ n
1224428 ALLEGRO_EDITOR PLACEMENT Get message "W-(SPMHGE-579): Unable to complete path to circuit for all selections" when updating place replicate circuit1 o3 g$ r" }! Z6 c2 X. W L4 p, F
1230064 ALLEGRO_EDITOR INTERACTIV Place replicate is trying to match dimensions' Z' \- o( Q1 A5 f d( k
1253986 CONCEPT_HDL CORE Not able to define Source when adding property to a selected group* \, f+ |/ n4 a) I1 ]
1266615 ADW SHOPINGCART Error(SPDWUB-48) while placing the part from the shopping cart
, l( B& C# Y, P1 A4 }: K1269658 ALLEGRO_EDITOR EDIT_ETCH Ratsnest disappears near pin when routing8 _. u+ K7 F# |( H
1270158 CONCEPT_HDL CONSTRAINT_MGR Orphan nets are visible in CM but not in DE-HDL% K$ I! o9 q+ ?2 w
1275042 CONCEPT_HDL COMP_BROWSER Unit specifier 'HC' not found in UNITS environment while placing the part on schematic& I% w$ Q* c, W6 t, |
1276269 ALLEGRO_EDITOR TESTPREP On creating a fixture, a test point is generated but refs are not visible. : }2 }5 A5 x1 V" N( s" q3 m
1278037 SIP_LAYOUT ASSY_RULE_CHECK DRC soldermask to finger check required for cases when the finger has no wire attached( N" Z; s- R$ _8 y' L7 k+ a
1278475 ALLEGRO_EDITOR DATABASE Import Logic changes VIA net names to GND5 j6 J( D# e9 n
1279162 SIP_LAYOUT DIE_ABSTRACT_IF Add codesign die should default shrink/scribe settings from die abstract if abstract contains this information.
# L" M" o$ T$ W1282358 SIP_LAYOUT OTHER Why are IC/PKG symbols always mirrored when placed on a sip design?
" e9 t& m: v! i6 r1283439 CAPTURE ANNOTATE Inter Sheet Refs placed on top of Off Page Connector name
6 O* H1 i8 x% B9 S- y" R/ p" V1284809 ALLEGRO_EDITOR INTERACTIV Using the Fix icon in the toolbar will not apply the Fixed property to Groups
3 R) ^. K6 M8 I _* w" B: V1286277 CAPTURE SCHEMATICS Capture crashes on adding Bezier curves
1 d) J! |1 f) B/ B% S( ]: D2 L1286354 CONCEPT_HDL CORE The GENERATE_SCH_METADATA 'ON' directive causes significant DE-HDL performance degradation
- H: F: q9 A2 u; W; G! V$ U, \$ Z) G9 R1286617 CONCEPT_HDL CORE Generate View failure
6 S3 W1 y$ O: ~+ A: \+ {& E; p1287020 CAPTURE OTHER Option to disable Autobackup2 Q% M$ L) T5 f" O# G5 z" e
1287100 FSP DESIGN_SETTINGS FSP global edit of Capture library paths- p# t" g" Z( {" k2 Q
1287877 CONCEPT_HDL CHECKPLUS Graphic check in CheckPlus hangs with sch_something view
( l, z: E& J& m/ t7 p5 V" M1289056 ADW OTHER MKnet program to also read the alim.auto from ADW_CONF_ROOT( O: Z; C: u! n2 k) S
1289107 CONCEPT_HDL CORE Find with Schematic Selection fails after clicking Find All three times
) k, i% G1 }. `! j( {1289175 CAPTURE OPTIONS Autobackup changes timestamp of each and every part in the library.
- P M$ D9 `/ r. r, M+ K4 c1289447 TDA CORE Undo Check-out removes new design data from local area
+ g3 |# D1 w( B5 Y; H+ E3 K1289677 ALLEGRO_EDITOR SHAPE Complex shape filling fails without DRC
* M8 C/ \3 q, t* L5 r. B& d& j; m1289755 ALLEGRO_EDITOR EDIT_ETCH Timing Vision Display error" U, X- `) E8 w. z
1289913 ALLEGRO_EDITOR EDIT_ETCH Enhance the fanout function to speed up the layout design in Allegro PCB Editor.
b% L& w* [ n3 }1290136 ALLEGRO_EDITOR EDIT_ETCH Unable to connect IC pin to ground9 E( G0 N# m) I$ W
1290426 SIP_LAYOUT LOGIC Deleting a distributed codesign component from parts list does not remove the component information from the design database
L- C- U! d' P0 S" l/ ?8 K. _1291888 ALLEGRO_EDITOR INTERACTIV Property DYN_DELETED_ISLAND is not added on all the voids created by Delete Island command
% Y1 L: @3 w" v6 w1292206 ALLEGRO_EDITOR OTHER Allow netname to be visible for pin/cline when viewed in Allegro PDF Publisher3 K+ _7 M5 c' H
1292234 APD SHAPE Shape does not Void around Clines and Vias due to some corruption* A. j6 ^# T* g5 L
1292877 ALLEGRO_EDITOR DATABASE DB doctor fixed void boundary but deleted all boundary without detail information.
0 m/ I# Y* t- N2 }2 _1293041 ADW COMPONENT_BROWSE Component Browser does not show results if you filter on the PPL and an additional column 6 N1 k$ x/ g. Y6 K+ K
1293188 ALLEGRO_EDITOR EDIT_ETCH fanout function(via in pad) deleted the cline & thermal
& J2 O) \) C1 f3 I, P& q% `; h1293626 CONCEPT_HDL CORE Delete Page command could not delete the dependency file (page2.csd).% E, q- |* D W' F& _ Z& |
1293710 ALLEGRO_EDITOR EDIT_ETCH PCB Editor crashes during copy fanout
2 j6 l5 J! Y* X( r1294355 PSPICE SIMULATOR Function "ddt( )" behavior in DC sweep analysis
# k9 a; T v+ A. `( r W1295232 CAPTURE SCHEMATIC_EDITOR Remove from group changes not reflected consistently in Part Manager/ V: r! E8 V: t
1295434 ALLEGRO_EDITOR INTERACTIV Enable Pin Name to be imported into a .BRD and display this in the show info output as done in APD and SIP
* z6 p) I& ?1 B1296583 ALLEGRO_EDITOR FSP_PINSWAP Crash for FSP Auto Pinswap with PCB Editor% Q# V+ W7 u% [& u2 q) e
1297095 ADW LRM LRM replaces incorrect part in schematic.5 W, @2 n3 T6 ~1 ?& r2 V7 W
1297685 F2B DESIGNVARI 'Could not open xmodules.dat file' Error during 'Save'.
& C6 A' p6 \9 N) ^# a1 ?1297835 ALLEGRO_EDITOR INTERACTIV DFA-Driven Interactive Placement not working correctly for components on bottom side
6 `4 C; j3 G' l6 l) G& V1297870 SIP_LAYOUT ASSY_RULE_CHECK Wire to Wire Optical short ADRC reports wrong DRC violation/ F/ }" x- @7 R& C' b! a* a
1297994 ALLEGRO_EDITOR INTERACTIV When moving a via and splitting the stack, the via moves off the design work surface.
v7 y; p! K6 E* k8 L) O1298129 ALLEGRO_EDITOR EDIT_ETCH Auto Interactive Phase tuning should have option to Allow DRCs
6 B) T. u# j' F/ y, c1299050 ADW PCBCACHE Need a way to turn off all project ptf file backup files under flatlib8 N- ?, V1 e- ]5 m; \' z
1299873 CONCEPT_HDL CORE DE-HDL window size and position is not saved on exit
7 B! A5 P# j: p$ W! p1300101 ALLEGRO_EDITOR GRAPHICS Inconsistency in symbol editor and PCB Editor while showing 3D view) \; i5 R& u$ @& V# U
1300557 ALLEGRO_EDITOR EDIT_ETCH Move Component with "Slide Etch" or "Stretch Etch" removes DYN_CLEARANCE_OVERSIZE from clines2 l5 H9 L$ O* C- a: g# B5 A
1300806 ALLEGRO_EDITOR GRAPHICS Stroke command in 16.6 works differently as compared with earlier versions, f9 p2 |+ O: [. X8 ~0 K3 I- [
1302103 CONCEPT_HDL CONSTRAINT_MGR DE-HDL CM startup time on large hierarchical is extremely large(6-8 min)
+ J% S" ]& c: F0 N( v) l: R6 X1302939 ALLEGRO_EDITOR PARTITION Place replicate modules lost with design partition. |* \% {- d; k. j3 \$ m
1303078 CAPTURE STABILITY Capture crashes on View -- Status Bar with no design open
4 Y) E+ y6 ]% D1303106 ALLEGRO_EDITOR SKILL Creating shape with SKILL script does not work on SPB16.5 and SPB16.6.
s' o5 W/ T* P* p1303442 ALLEGRO_EDITOR EDIT_ETCH auto-interactive convert corner function crashes PCB Editor" o$ G3 b3 S+ h# @$ J# m4 C
1303921 ADW COMPONENT_BROWSE Datasheets with spaces are not viewable in component browser& r& j- Y! s8 x R) v! s! y B
1304042 APD LOGIC ERROR(SPMHUT-43):netin command is not working for .mcm.7 u( `+ Y# K& w) a* Z+ J9 J' U0 C
1304725 ALLEGRO_EDITOR INTERACTIV Value 0 in Allegro Text Setup not valid anymore/ m# m3 d+ G% B
1304734 ALLEGRO_EDITOR PADS_IN PADS_IN does not follow the settings in the options file/ d- K: e2 ~/ ^. B8 \. t& y
1304882 CONCEPT_HDL CORE Hierarchy Viewer jumps up to the top on File Save
7 k9 M/ K7 K- b- N: d+ m+ p1305147 ALLEGRO_EDITOR MANUFACT Auto silk result is unstable.# y5 m; T! T: l% K' H3 o& |7 C
1306323 ALLEGRO_EDITOR INTERACTIV Mirror command does not seem to work correctly.
7 n7 W, v. s' y0 r r7 _1306468 ALLEGRO_EDITOR DATABASE Dbdoctor Crash
9 F5 f0 x2 n$ v& N1307277 SIP_LAYOUT IMPORT_DATA Wants BGA Text-In Wizard to maintain Pad layer set in the text file instead of defaulting to Bottom layer.- x+ N( U7 {9 K. j8 k
1307367 FSP FPGA_SUPPORT FSP user needs 5SGSMD5K3F40I3N/5SGSED6K3F40I3N in FPGA models.
1 c8 g* |2 e$ [1 W( Z2 ]1307478 ALLEGRO_EDITOR MENTOR unable to do PADS Library translation.
% J l( B' p: `: e, t4 \- F% F1307626 ALLEGRO_EDITOR INTERACTIV Pick window is different for command and from GUI
; G% G0 Z1 e+ X" J. K1 H- X1307785 ASI_PI GUI Decap Configuration GUI does not update until you deselect then select GND/ |0 z# v8 t) k0 `8 s
1308163 SIP_LAYOUT ORBITIO_IF Importing OrbitIO with multiple packages and XDA file into SIP layout results in incomplete data$ n8 L+ Q2 l @2 ~3 C( ]
1308289 SIP_LAYOUT ORBITIO_IF Import OrbitIO into existing SIP database fails. Testing an ECO type of design flow
( f. c1 D. t& l: ]" \; J7 B1 R. N1309315 CAPTURE ANNOTATE Incremental annotation is not giving correct refdes in case of attached complex hierarchical design
( s6 J) G X b3 F1310614 CONCEPT_HDL CORE Part Manager creates bogus directory on linux system
4 j0 a( W2 g/ _1311184 CAPTURE NETLIST_ALLEGRO Incorrect warning for DEVICE property value in netlisting.
. J! Y, `3 G+ \1311719 ALLEGRO_EDITOR INTERACTIV Allegro Component will not place on the canvas0 }' h/ F0 \5 j4 p! J
1311757 CONCEPT_HDL CORE Cannot change a property from instance level to non-instance level
' ?' Q9 @4 X5 Q9 A- l$ i. J' F1311848 CONSTRAINT_MGR OTHER PFE is adding a capacitor after creating PI CSet4 `8 M) b" d* N; i) ~4 p' k: j) M: \3 k
1312553 CONCEPT_HDL CORE Customer could not add their net property after deleting it.
$ ^+ K Y( C. L% E! d/ k1313068 APD DIE_ESCAPE die escape gen: Cannot route from pad of Via Structure.
- f3 ]6 ]) V: d) {. x: _$ ]1313239 CONSTRAINT_MGR CONCEPT_HDL Diff pair constraints disappear if xnet is created for them in Editor
6 b9 J( G' W# @4 [ m6 x/ s) P1313850 ALLEGRO_EDITOR PLACEMENT Place Replicate ignores fillet at pins/ s" W# T# A e! g
1314207 ALLEGRO_EDITOR OTHER PCB Editor crash when rotating IPF data3 m/ f' H" ]# P, p1 L
1314467 ALLEGRO_EDITOR INTERACTIV With high_speed option selected, PCB Editor crashes on move operation
; \$ k& k/ I2 Z7 J$ f! A) Q8 u8 [1314921 ALLEGRO_EDITOR PLACEMENT RATS are wrongly displayed.
, E" z5 N9 k0 y I6 V7 e$ R1314973 CAPTURE OTHER Cannot cross-probe all pins from Capture
3 B# E1 o( H. z1316295 ALLEGRO_EDITOR OTHER .brd extension is removed after running DB Doctor from PCB Editor Utilities.; @8 @: H% B6 G0 J
1316757 ALLEGRO_EDITOR DRC_CONSTR Spacing constraint error on negative layer7 m# W7 _9 t4 _9 m: _. h
1316959 ALLEGRO_EDITOR PARTITION Exported soft boundary partition2 symbol still cannot move out of partition boundary
/ M4 {* @$ q# B+ Z! D T1317157 SIP_LAYOUT DIE_STACK_EDITOR After moving the Dies to different layers a Wirebond has changed the connection from the pin to a shape.6 A1 V: Y/ d6 E; n$ E6 |
1317480 ALLEGRO_EDITOR SYMBOL Allegro DB check "SPMHA1-247 Illegal mirror error"2 J L! |' [( ]( a% u0 L" `" b) A: T
1317614 ADW COMPONENT_BROWSE Datasheet_Url is not opening the file browser correctly
0 ?5 k' \' t9 W, Z: K$ r4 l; p1317876 APD COLOR APD crashes when executing Color Dialog for Nets
" [9 V5 U* r! R: e% J( V, N1320028 FSP DE-HDL_SCHEMATIC Error (10002: Cannot find a ppt part that matches the instance properties
* k3 j4 ~" C" i# m* M3 f1320438 ALLEGRO_EDITOR GRAPHICS Could not save DFA spreadsheet4 o6 T* X1 j3 Q' C
1322600 CONCEPT_HDL CONSTRAINT_MGR Cannot extract xnet topology due to missing model even if the model is present4 F+ Z9 |( L# |" B# K f) Y8 |- v
1323327 CONCEPT_HDL CONSTRAINT_MGR Deleting Ref Electrical CSet from Diff Pair removes it from a Matched Group in DE-HDL
+ P* C0 C# u1 M+ v1325230 CONCEPT_HDL CORE DE-HDL crashes once the design is loaded.+ |; I& U% m. D7 _* f( W
1325644 F2B PACKAGERXL CDS_LOCATION/$PN not deleted from property file(dcf) backannotation warnings
. ]7 j7 V8 m( q- X9 g' ?1 `5 X$ M1325905 CONCEPT_HDL CORE Schematic page import causes re-sectioning of the pins.
! `( D' F% l* p8 o# I* r1326163 SIP_LAYOUT OTHER SiP Layout - Void Adjacent Layer - Include option to ignore same net object when voiding
) e& Q' v" d# m- [' ^1326696 CONCEPT_HDL CORE Cannot get concepthdl -product to invoke with the high speed already available
8 r5 L. ]' p b# u1327367 CONCEPT_HDL CORE Crash when saving after adding block pin
: q1 z1 [3 m/ Q1327569 ADW LRM LRM does not update the headers if the part number is also changed$ J2 R2 q$ W! ]/ ~8 A
1329271 ALLEGRO_EDITOR DRC_CONSTR Multithreading DRC check is flagging a DRC on the TOP Layer for Route Keepout that has the property ?SHAPES_ALLOWED? ON.
+ W/ i; h/ e* q: `' I3 E3 I1329587 CONCEPT_HDL CORE Using the GROUP command does NOT place all objects in the group back on grid& w% o/ N) Q( H( n
1330913 CONCEPT_HDL COMP_BROWSER Empty value in PTF file2 W; w- y# h2 [6 F$ e9 i! Z D
1332728 SIG_INTEGRITY OTHER Signal model assignment form returning SYNTAX ERROR on Linux 5.0 5.7 and 5.9 with hotfix s036 and s037.
* R1 V& `* D$ Q3 C$ i+ V
/ a6 z0 F$ z( U/ h6 R9 O |
|