找回密码
 注册

QQ登录

只需一步,快速开始

扫一扫,访问微社区

巢课
电巢直播8月计划
查看: 2626|回复: 13
打印 上一主题 下一主题

Cadence 16.6 Hotfix_SPB16.60.038

[复制链接]

7

主题

283

帖子

2532

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2532
跳转到指定楼层
1#
发表于 2014-11-14 17:14 | 只看该作者 |只看大图 回帖奖励 |倒序浏览 |阅读模式

EDA365欢迎您!

您需要 登录 才可以下载或查看,没有帐号?注册

x
本帖最后由 streetflower 于 2014-11-14 17:14 编辑
+ ?% k! {+ W* r4 d% R6 h" w! `& n9 r
Cadence 16.6 Hotfix_SPB16.60.038
0 n1 q4 ^4 h* \. c7 u7 ~' X# f- H- T4 U3 a
http://pan.baidu.com/s/1gdCb4cV
# x- G+ G% e; U3 n) P+ g( Y- ^5 k' r. p3 W' U6 z7 f; W
. b: B1 [7 w* r0 C- O$ n9 D

6 R9 B+ D- }8 V' r2 d& P# u2 p) s  J8 u5 j/ U* G6 g( r
DATE: 10-31-2014   HOTFIX VERSION: 038& p  |6 G( Y  ^: U2 ?! [
===================================================================================================================================
  E1 X1 G9 |3 S0 r. OCCRID   PRODUCT        PRODUCTLEVEL2   TITLE
4 q' I0 e4 `5 G===================================================================================================================================
# y# ]; {4 U7 d7 i1103937 PCB_LIBRARIAN  VERIFICATION     con2con should not have any need for a graphical terminal$ m8 o! q& K1 P& q, Z' N8 V
1107843 FSP            OTHER            Support for lrf and lmf in archived project
/ I! B/ k3 j0 T, y1 e1123765 CAPTURE        GENERAL          .OLBlck file not deleted if library is closed in Capture; j2 L; F/ t- K5 W
1169740 FSP            OTHER            Ability to import "Assigned Pin" column to connect Generic connector and FPGA.
4 ?9 l+ M3 V( M% n1172641 FSP            FPGA_SUPPORT     Support for 5SGSMD5K2F40I2N device
8 {5 q7 B6 Y2 z  r. d. `1177760 CAPTURE        OTHER            IC pins cannot be cross probed from Capture to PCB Editor  W* \1 d4 E" u* E$ G/ x
1195672 ALLEGRO_EDITOR PLACEMENT        Place replicate update should update component value text
8 p9 Y4 ?$ T2 W, K) |/ B, |1206563 FSP            GUI              Spreadsheet import support for xc3s400afg4002 R% D1 {& O/ D: T! c% F: R* _# U6 q
1208169 FSP            FPGA_SUPPORT     New FPGA model request) \: X& }# i3 D% J! H" ]- f) t" r, A
1224428 ALLEGRO_EDITOR PLACEMENT        Get message "W-(SPMHGE-579): Unable to complete path to circuit for all selections" when updating place replicate circuit! H: K5 w7 s' M& g) N1 w2 U& S
1230064 ALLEGRO_EDITOR INTERACTIV       Place replicate is trying to match dimensions
- }* z9 ]- f5 Z1253986 CONCEPT_HDL    CORE             Not able to define Source when adding property to a selected group+ P) Y; \( i' |. R3 r" w
1266615 ADW            SHOPINGCART      Error(SPDWUB-48) while placing the part from the shopping cart
* I3 \/ G/ _  J$ o$ x' ?1269658 ALLEGRO_EDITOR EDIT_ETCH        Ratsnest disappears near pin when routing
/ n# r; U+ c, S1270158 CONCEPT_HDL    CONSTRAINT_MGR   Orphan nets are visible in CM but not in DE-HDL
" e! k! O9 R' G4 p( G/ p( u  w1275042 CONCEPT_HDL    COMP_BROWSER     Unit specifier 'HC' not found in UNITS environment while placing the part on schematic
" P  y$ h- L9 p, t6 Y1276269 ALLEGRO_EDITOR TESTPREP         On creating a fixture, a test point is generated but refs are not visible. / d; E4 [3 P$ T/ s! C) n6 y
1278037 SIP_LAYOUT     ASSY_RULE_CHECK  DRC soldermask to finger check required for cases when the finger has no wire attached) l' {7 {/ j% X$ O/ s" E- g
1278475 ALLEGRO_EDITOR DATABASE         Import Logic changes VIA net names to GND( k  V8 P4 T& B- C. g. W8 O- y5 a$ x
1279162 SIP_LAYOUT     DIE_ABSTRACT_IF  Add codesign die should default shrink/scribe settings from die abstract if abstract contains this information.
% b% m& T) k4 Z1 Z* {, A3 ?& B1282358 SIP_LAYOUT     OTHER            Why are IC/PKG symbols always mirrored when placed on a sip design?
0 a( K( e- s/ G. C' K8 z1283439 CAPTURE        ANNOTATE         Inter Sheet Refs placed on top of Off Page Connector name0 N8 s+ U/ H/ e4 R4 P  n
1284809 ALLEGRO_EDITOR INTERACTIV       Using the Fix icon in the toolbar will not apply the Fixed property to Groups
1 V- q' g: `0 Q( P( {9 {& y; q1286277 CAPTURE        SCHEMATICS       Capture crashes on adding Bezier curves$ W# @& a1 _! Z9 ^1 T# u$ ]; ]
1286354 CONCEPT_HDL    CORE             The GENERATE_SCH_METADATA 'ON' directive causes significant DE-HDL performance degradation( Y- e4 R( q8 ^# x$ B# l) V. z
1286617 CONCEPT_HDL    CORE             Generate View failure
4 m8 S. i& P1 t$ V- o1287020 CAPTURE        OTHER            Option to disable Autobackup$ G6 ~" o) r( I3 g3 k
1287100 FSP            DESIGN_SETTINGS  FSP global edit of Capture library paths( e$ ?1 ?9 T* s5 `4 t
1287877 CONCEPT_HDL    CHECKPLUS        Graphic check in CheckPlus hangs with sch_something view3 e3 w- a# p: J
1289056 ADW            OTHER            MKnet program to also read the alim.auto from ADW_CONF_ROOT
* V# F! |5 U6 a$ [- a. ^# _; R1289107 CONCEPT_HDL    CORE             Find with Schematic Selection fails after clicking Find All three times
& m- |8 }" x; Z) d3 L; V! \/ J) }9 g1289175 CAPTURE        OPTIONS          Autobackup changes timestamp of each and every part in the library.
* N& F. U9 @" c  \4 f6 U3 u- w/ s1289447 TDA            CORE             Undo Check-out removes new design data from local area7 U2 ?0 k% P8 r1 R% |( d
1289677 ALLEGRO_EDITOR SHAPE            Complex shape filling fails without DRC3 Y9 e4 x- a! y: Y
1289755 ALLEGRO_EDITOR EDIT_ETCH        Timing Vision Display error
% O) `& a' h7 u; L8 |) y- {1289913 ALLEGRO_EDITOR EDIT_ETCH        Enhance the fanout function to speed up the layout design in Allegro PCB Editor.. Y1 _  Q& \- I- P
1290136 ALLEGRO_EDITOR EDIT_ETCH        Unable to connect IC pin to ground
- ?0 Q$ _, O+ v- R8 m) s1290426 SIP_LAYOUT     LOGIC            Deleting a distributed codesign component from parts list does not remove the component information from the design database
* I/ h7 E8 B- l1291888 ALLEGRO_EDITOR INTERACTIV       Property DYN_DELETED_ISLAND is not added on all the voids created by Delete Island command
! ^- u* [# w0 m" U1292206 ALLEGRO_EDITOR OTHER            Allow netname to be visible for pin/cline when viewed in Allegro PDF Publisher
0 X- B# u* w4 d" \9 S1292234 APD            SHAPE            Shape does not Void around Clines and Vias due to some corruption
9 ?5 |; l! C* s3 Q3 b7 S- x1292877 ALLEGRO_EDITOR DATABASE         DB doctor fixed void boundary but deleted all boundary without detail information.
4 x+ N. [8 ~& |1293041 ADW            COMPONENT_BROWSE Component Browser does not show results if you filter on the PPL and an additional column
: C5 P& s; L- F8 O) k) R4 Y0 a( U3 G1293188 ALLEGRO_EDITOR EDIT_ETCH        fanout function(via in pad) deleted the cline & thermal
7 D. N; @/ |4 s" ]2 I2 m4 n& k1293626 CONCEPT_HDL    CORE             Delete Page command could not delete the dependency file (page2.csd).8 S2 x; m, N% B$ D- H! w: }( a
1293710 ALLEGRO_EDITOR EDIT_ETCH        PCB Editor crashes during copy fanout
  E6 ?$ V* m( H4 B1294355 PSPICE         SIMULATOR        Function "ddt( )" behavior in DC sweep analysis
/ x$ V5 S0 n- Q1295232 CAPTURE        SCHEMATIC_EDITOR Remove from group changes not reflected consistently in Part Manager% E& x0 }2 E2 i* |7 e
1295434 ALLEGRO_EDITOR INTERACTIV       Enable Pin Name to be imported into a .BRD and display this in the show info output as done in APD and SIP
9 i6 H: O6 v0 e1296583 ALLEGRO_EDITOR FSP_PINSWAP      Crash for FSP Auto Pinswap with PCB Editor. P7 s' O& G; G% Y' j; v% B4 k
1297095 ADW            LRM              LRM replaces incorrect part in schematic.0 W- |9 [# A1 H8 w7 y& x$ J
1297685 F2B            DESIGNVARI       'Could not open xmodules.dat file' Error during 'Save'." ^  j# |% ~6 v# ^3 a, ?6 c
1297835 ALLEGRO_EDITOR INTERACTIV       DFA-Driven Interactive Placement not working correctly for components on bottom side
. W8 ?, B( b0 l3 s' `  E) s2 I1297870 SIP_LAYOUT     ASSY_RULE_CHECK  Wire to Wire Optical short ADRC reports wrong DRC violation
5 z; O9 s- c% _  |1 F7 F1297994 ALLEGRO_EDITOR INTERACTIV       When moving a via and splitting the stack, the via moves off the design work surface.
, B2 M: U" E; M, h1298129 ALLEGRO_EDITOR EDIT_ETCH        Auto Interactive Phase tuning should have option to Allow DRCs
5 h3 S' J; T' C1 P6 N1299050 ADW            PCBCACHE         Need a way to turn off all project ptf file backup files under flatlib
6 N  l* G% |% E1299873 CONCEPT_HDL    CORE             DE-HDL window size and position is not saved on exit
, ?/ G% s( @$ ?; L' S  O% W1300101 ALLEGRO_EDITOR GRAPHICS         Inconsistency in symbol editor and PCB Editor while showing 3D view
3 L& R  |; `5 o# M0 \" W& }1300557 ALLEGRO_EDITOR EDIT_ETCH        Move Component with "Slide Etch" or "Stretch Etch" removes DYN_CLEARANCE_OVERSIZE from clines
; N, X- P0 O- k4 k: j$ R; i( T- J1300806 ALLEGRO_EDITOR GRAPHICS         Stroke command in 16.6 works differently as compared with earlier versions0 P  i/ O$ j9 `& N  D8 A& s2 K
1302103 CONCEPT_HDL    CONSTRAINT_MGR   DE-HDL CM startup time on large hierarchical is extremely large(6-8 min)
# m/ l. ^8 V% u1302939 ALLEGRO_EDITOR PARTITION        Place replicate modules lost with design partition
' x" c% v) S; `# Q! ~8 H$ [1303078 CAPTURE        STABILITY        Capture crashes on View -- Status Bar with no design open
+ e; {8 o& z4 K: Q$ ]3 h7 h8 A1303106 ALLEGRO_EDITOR SKILL            Creating shape with SKILL script does not work on SPB16.5 and SPB16.6.3 z4 G$ p! }; f$ c# z; G0 |
1303442 ALLEGRO_EDITOR EDIT_ETCH        auto-interactive convert corner function crashes PCB Editor  }9 k5 q* v6 G0 `) K% u
1303921 ADW            COMPONENT_BROWSE Datasheets with spaces are not viewable in component browser
' ~% C: n5 P1 f: q- S6 W! ?: ^2 J+ }1304042 APD            LOGIC            ERROR(SPMHUT-43):netin command is not working for .mcm.+ G( t' D; N/ N% y8 Y
1304725 ALLEGRO_EDITOR INTERACTIV       Value 0 in Allegro Text Setup not valid anymore
! n+ x( d) u5 `6 l+ `  E4 Z1304734 ALLEGRO_EDITOR PADS_IN          PADS_IN does not follow the settings in the options file+ |, z4 r! [; [) S2 t5 a
1304882 CONCEPT_HDL    CORE             Hierarchy Viewer jumps up to the top on File Save
0 y7 c* P1 Z* A3 o8 o1 N1305147 ALLEGRO_EDITOR MANUFACT         Auto silk result is unstable.4 ^% M$ ^2 O/ H: U& F6 B
1306323 ALLEGRO_EDITOR INTERACTIV       Mirror command does not seem to work correctly.
1 {8 E+ \/ K# h1306468 ALLEGRO_EDITOR DATABASE         Dbdoctor Crash7 e& f( d" q. I6 T1 @: u5 [  K
1307277 SIP_LAYOUT     IMPORT_DATA      Wants BGA Text-In Wizard to maintain Pad layer set in the text file instead of defaulting to Bottom layer.' P5 q/ [1 R$ _* j. `* |% H
1307367 FSP            FPGA_SUPPORT     FSP user needs 5SGSMD5K3F40I3N/5SGSED6K3F40I3N in FPGA models.
6 m4 }# R0 N7 T7 k1307478 ALLEGRO_EDITOR MENTOR           unable to do PADS Library translation.
. o& y0 e+ X' T5 z* c1 b1307626 ALLEGRO_EDITOR INTERACTIV       Pick window is different for command and from GUI
9 Y6 i4 |/ u6 e9 v% W1307785 ASI_PI         GUI              Decap Configuration GUI does not update until you deselect then select GND1 ]  k/ k7 v; k% G3 c0 j
1308163 SIP_LAYOUT     ORBITIO_IF       Importing OrbitIO with multiple packages and XDA file into SIP layout results in incomplete data
7 R. A& n, Q) X3 D5 O( N1308289 SIP_LAYOUT     ORBITIO_IF       Import OrbitIO into existing SIP database fails. Testing an ECO type of design flow" ^$ d& c" |- y2 @
1309315 CAPTURE        ANNOTATE         Incremental annotation is not giving correct refdes in case of attached complex hierarchical design) B9 Q' }2 @5 L+ ^) E
1310614 CONCEPT_HDL    CORE             Part Manager creates bogus directory on linux system
4 S& b0 ?0 _+ M( `9 }  b1311184 CAPTURE        NETLIST_ALLEGRO  Incorrect warning for DEVICE property value in netlisting.
( ]/ T8 @* ?& _& H! }1 O* p* h( V1311719 ALLEGRO_EDITOR INTERACTIV       Allegro Component will not place on the canvas
5 N; A: m; z( r4 Q. H8 u$ F3 t$ `1 I1311757 CONCEPT_HDL    CORE             Cannot change a property from instance level to non-instance level
& i/ G9 [+ Y6 K; }3 n1311848 CONSTRAINT_MGR OTHER            PFE is adding a capacitor after creating PI CSet
& `! h' g! f' Y: V1312553 CONCEPT_HDL    CORE             Customer could not add their net property after deleting it.
1 M, y& k' T0 M5 m" Y1313068 APD            DIE_ESCAPE       die escape gen: Cannot route from pad of Via Structure.
+ d+ A3 E. ~, I: j1313239 CONSTRAINT_MGR CONCEPT_HDL      Diff pair constraints disappear if xnet is created for them in Editor
; m- x4 n3 v/ ]  R1 U1313850 ALLEGRO_EDITOR PLACEMENT        Place Replicate ignores fillet at pins" h9 o2 _& O- t  ^
1314207 ALLEGRO_EDITOR OTHER            PCB Editor crash when rotating IPF data
$ B# ]& o. N0 ?. l1314467 ALLEGRO_EDITOR INTERACTIV       With high_speed option selected, PCB Editor crashes on move operation5 H2 O* y+ |5 S' u# E4 \
1314921 ALLEGRO_EDITOR PLACEMENT        RATS are wrongly displayed.1 d% l$ Q& o( P- R# f0 {
1314973 CAPTURE        OTHER            Cannot cross-probe all pins from Capture# Y( t" S+ Y& M- X
1316295 ALLEGRO_EDITOR OTHER            .brd extension is removed after running DB Doctor from PCB Editor Utilities./ k1 R* z7 ^' h2 z, B& D1 ]9 R& k- l, U
1316757 ALLEGRO_EDITOR DRC_CONSTR       Spacing constraint error on negative layer5 Z, V: t1 ~3 W) z+ o
1316959 ALLEGRO_EDITOR PARTITION        Exported soft boundary partition2 symbol still cannot move out of partition boundary
1 e* R/ A: [; I( l5 O8 m) x1317157 SIP_LAYOUT     DIE_STACK_EDITOR After moving the Dies to different layers a Wirebond has changed the connection from the pin to a shape.
& W) [- j1 O( {1317480 ALLEGRO_EDITOR SYMBOL           Allegro DB check "SPMHA1-247 Illegal mirror error"
0 t. p; t. x+ f) n' Z1317614 ADW            COMPONENT_BROWSE Datasheet_Url is not opening the file browser correctly
8 r" W; e. r* g8 k, [5 g. [3 |1 e1317876 APD            COLOR            APD crashes when executing Color Dialog for Nets
7 s# ?- a  q+ {9 m1320028 FSP            DE-HDL_SCHEMATIC Error (10002: Cannot find a ppt part that matches the instance properties
$ `0 t5 g% B9 G/ F1320438 ALLEGRO_EDITOR GRAPHICS         Could not save DFA spreadsheet
2 m7 _. s4 N! C4 e$ Q; i1322600 CONCEPT_HDL    CONSTRAINT_MGR   Cannot extract xnet topology due to missing model even if the model is present- z0 u: o! k8 h- b- R
1323327 CONCEPT_HDL    CONSTRAINT_MGR   Deleting Ref Electrical CSet from Diff Pair removes it from a Matched Group in DE-HDL
' B" k* ^; H& ^  n' }: S+ j1325230 CONCEPT_HDL    CORE             DE-HDL crashes once the design is loaded.) q2 e& f! N2 x. l
1325644 F2B            PACKAGERXL       CDS_LOCATION/$PN not deleted from property file(dcf) backannotation warnings
! i" v* }; J0 \! J  Q/ l1325905 CONCEPT_HDL    CORE             Schematic page import causes re-sectioning of the pins.! H. r! H9 ]2 Y8 i9 h: o, l" n
1326163 SIP_LAYOUT     OTHER            SiP Layout - Void Adjacent Layer - Include option to ignore same net object when voiding
* g' r6 c: l: b+ v) h( I$ J1326696 CONCEPT_HDL    CORE             Cannot get concepthdl -product to invoke with the high speed already available
( c5 r6 j, Q' E5 z6 i1327367 CONCEPT_HDL    CORE             Crash when saving after adding block pin3 H# [- a/ N& n3 n- E# M) l' C
1327569 ADW            LRM              LRM does not update the headers if the part number is also changed) h4 e3 ^% U/ L; |" o( v
1329271 ALLEGRO_EDITOR DRC_CONSTR       Multithreading DRC check is flagging a DRC on the TOP Layer for Route Keepout that has the property ?SHAPES_ALLOWED? ON.
; [; U4 ^' V  P4 m1329587 CONCEPT_HDL    CORE             Using the GROUP command does NOT place all objects in the group back on grid
3 P# @1 O- k( Y- `1330913 CONCEPT_HDL    COMP_BROWSER     Empty value in PTF file
& V5 W& n4 E) _0 X1332728 SIG_INTEGRITY  OTHER            Signal model assignment form returning SYNTAX ERROR on Linux 5.0 5.7 and 5.9 with hotfix s036 and s037.
5 e. ?- D: S" f- G% S) E( `: V$ v4 ^& D# }1 Q& G1 N
分享到:  QQ好友和群QQ好友和群 QQ空间QQ空间 腾讯微博腾讯微博 腾讯朋友腾讯朋友 微信微信
收藏收藏 支持!支持! 反对!反对!

20

主题

132

帖子

2559

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2559
推荐
发表于 2014-11-14 21:25 | 只看该作者
打了这个补丁,生成的钻孔文件cam350不认识,怎么回事?

18

主题

359

帖子

2046

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2046
3#
发表于 2014-11-16 12:33 | 只看该作者
怎么感觉打了补丁 和没有打之前一样的呢?- F: z4 ^2 r6 s8 P7 Q

18

主题

359

帖子

2046

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2046
4#
发表于 2014-11-16 12:37 | 只看该作者
更新了038的补丁 怎么还是004啊?

QQ图片20141116123825.jpg (40.34 KB, 下载次数: 2)

QQ图片20141116123825.jpg

18

主题

359

帖子

2046

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2046
5#
发表于 2014-11-16 13:42 | 只看该作者
:'(:'(:'( 原理图开不了了

91

主题

478

帖子

1945

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1945
6#
发表于 2014-11-16 19:13 | 只看该作者
难道这个补丁有问题

24

主题

1796

帖子

8046

积分

六级会员(60)

Rank: 6Rank: 6

积分
8046
7#
发表于 2014-11-16 19:16 | 只看该作者
打了已经一阵子了,表示这一版本把许多测试内容,变更为正式功能,进步很大,新的功能强势的很。cadence给人的感觉是,本软件的目标就是,软件极度智能,PCB难度大幅度降低,设计周期大幅度缩小。NB的软件不需要解释啊。

41

主题

234

帖子

1569

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
1569
8#
发表于 2014-11-16 20:04 | 只看该作者
补丁有问题啊

33

主题

755

帖子

4966

积分

五级会员(50)

Rank: 5

积分
4966
9#
发表于 2014-11-16 20:29 | 只看该作者
墨客的秋天 发表于 2014-11-16 20:04
. e. I. u) K. a' V补丁有问题啊
# V; q; ^& A2 l2 }
大多情况都是自己的问题,只是还没有足够去发现和反省而已。  166的补丁每次都有新改进,智能程度也越来越高了......只是.......
佛告比丘:我以一切行无常故,一切诸行变易法故,说诸所有受悉皆是苦。

10

主题

184

帖子

2958

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2958
10#
发表于 2014-11-16 20:50 | 只看该作者
已经安装了,目前没发现问题,不知道是我用的太简单了?呵呵支持

20

主题

132

帖子

2559

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2559
11#
发表于 2014-11-16 21:49 | 只看该作者
钻孔文件打不开我觉的是cam350的问题。有人用genesis吗?不知能否打开?https://www.eda365.com/thread-102901-1-1.html

0

主题

25

帖子

178

积分

二级会员(20)

Rank: 2Rank: 2

积分
178
12#
发表于 2014-12-4 14:36 | 只看该作者
不错,支持,我也下一个
. ~+ c% ^6 s: w+ }5 Z& I

0

主题

25

帖子

178

积分

二级会员(20)

Rank: 2Rank: 2

积分
178
13#
发表于 2014-12-4 14:37 | 只看该作者
正需要呢,谢谢了

7

主题

283

帖子

2532

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2532
14#
 楼主| 发表于 2014-12-4 17:04 | 只看该作者
sinfy 发表于 2014-12-4 14:370 H7 P3 [- u6 _7 k- S
正需要呢,谢谢了

2 j+ ?1 M$ P5 H# @# K3 |去下最新的0391 o3 F8 w7 Z6 E7 i& s
Hotfix_SPB16.60.039) U2 L' D/ l& K4 u
http://pan.baidu.com/s/1mg5McFQ
" A1 ^3 K+ |4 K3 l0 k, {! R$ }: `3 v
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

推荐内容上一条 /1 下一条

巢课

技术风云榜

关于我们|手机版|EDA365 ( 粤ICP备18020198号 )

GMT+8, 2024-11-24 05:00 , Processed in 0.096660 second(s), 36 queries , Gzip On.

深圳市墨知创新科技有限公司

地址:深圳市南山区科技生态园2栋A座805 电话:19926409050

快速回复 返回顶部 返回列表