I think you need to check the spd file at high desity connection region for Power and Gnd net plane, * D/ X9 B) H' Z* W% d
because spd file maybe have big clearance on gnd & power plane cause the Open isssue but the layout file is still correct without open issue (or big clearance inner plane layer). please zoom in at high desinty region to check whether power or gnd plane is open issue. 0 C2 S* Z( [' W1 _9 M, K3 a/ I $ |. C7 G8 G0 b0 D& ^# Dthis case is flip chip substrate case right ?