|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
Dear 各位大大 ~~ 在靜態銅箔挖Void的時候,我在Shape Parameters… / Clearances / Pin 設了Default,但在用Void all時,他避開的設定去抓了Thermal / Anitpads的大小,第一次發生這個問題,不知,我是不是不小心設定到那個選項?5 G3 Q0 N1 w" B. N! T# ?6 O& Z+ ?
- O. j) S! t1 T v& y. a# h
, C: ^8 F6 @/ l' m; |7 Y他有出現下列的訊息 :
/ L% M! |: A3 _) M N% s
8 j0 Q1 D2 K! }4 l" J e 2 r# q) e( `% m2 r+ k( S
hape net: ESD_GND+ u! Y% W7 p% W$ i# J( C4 k
Parameter minimum area: 0.000001 (sq in)
: U) p/ A7 g3 q" D8 l) d, X Shape origin: (1950.62 5300.00)
6 {* \, W& l1 R3 o8 A! k Shape area: 0.938494 (sq in)# E* r0 Q s1 J, ~0 [, c0 ?
$ y/ s& \+ T s7 R! ~- t3 F4 l
THE FOLLOWING PADSTACKS ARE BEING VOIDED USING THERMAL/ANTIPADS* s3 F% V8 W B. L
BUT THIS IS LESS THEN THE REGULAR PAD PLUS DRC SPACING: (voids added anyway)
5 R Y* Y2 |7 g# O C73D43 on net N32769935
3 q Q3 X$ j( l, G C73D43 on net N32769964! T0 w# a4 T( C2 b% |
C73D43 on net
1 ~; O; G6 N5 r! h" E O# H3 i C73D43 on net CVBS
l0 H/ f: [8 @ C73D43 on net PR# h1 M7 [: k3 d; E5 v
C73D43 on net Y& Q. [, k* F5 K& o
C73D43 on net PB
2 y9 o5 T F2 P! E7 V C73D43 on net AUD_L& ~) {1 G6 N' X+ {
C73D43 on net AUD_R! ] h1 d0 O M& p
% M4 ] y; ^% Z( V& k
! D- |# W% G2 y& j" S; O " a/ f! r) i8 {3 e1 M$ ^3 t
9 g4 ?% i$ j" c( g( M0 e. C |
|