|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
Class: DRC ERROR CLASS6 b; k5 T; X1 p# I7 ~& Y/ T
Subclass: GND, e l8 F5 ]% F2 }2 S, n( t v
Origin xy: (14084.40 9974.80)
# k4 N9 x+ [8 ~+ \0 i8 H Constraint: Shape to Thru Via Spacing( x+ g4 T( `4 W0 t4 r. n& {
Constraint Set: DEFAULT( E, m: t x9 {7 B
Constraint Type: NET SPACING CONSTRAINTS% ^, @- V; z b7 O. ?. v: r; r c
$ U, P' T( f8 m; E& X- V
Constraint value: 5 MIL
0 M# ^* Z+ Y; i9 Z4 Z2 d. f" E; F7 ? Actual value: 0 MIL6 Y/ d. _/ \. P. r$ m1 m5 y
& @) M/ `- ^/ ]$ I1 j5 @: e7 D
- - - - - - - - - - - - - - - - - - - -, F: Q* J+ d8 h5 W7 ^8 B0 t
Element type: VIA
! o) o/ @+ J5 k3 |3 U Class: VIA CLASS
3 P+ Q$ B( R( P/ q4 ~) x
" e$ @0 P, z$ e0 |3 ?; D2 `3 c origin-xy: (14084.40 9974.80)
, J0 l1 j1 [( ]$ G
9 H7 F, G9 Y+ L0 P3 z part of net name: IO_GND
/ u' O7 f' U' t8 k6 l) ^6 }: N" ?8 U @" v2 _. y% }( {9 B
Connected lines: 1 ( TOP )* W$ l/ O5 x6 ?2 e. [/ H3 S u+ `* i9 C
Connected shapes: 1 ( VCC )
" j4 W2 t1 `/ Y9 ^! f
3 k" S) E. P8 O+ M padstack name: VIA18D10/ Z4 E/ d# O5 r6 p" g
$ p5 R6 N6 M, A! }) i1 J padstack defined from TOP to BOTTOM: Q5 O: B: _2 z8 ] |' _8 y
rotation: 0.000 degrees
. I! C3 R5 b. h: h via is not mirrored
- Q; @5 v" S; H8 [6 `请帮忙看一下,这个DRC 问题怎么解决,我是新手,谢谢。 |
|