|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
Dear 各位大大 ~~ 在靜態銅箔挖Void的時候,我在Shape Parameters… / Clearances / Pin 設了Default,但在用Void all時,他避開的設定去抓了Thermal / Anitpads的大小,第一次發生這個問題,不知,我是不是不小心設定到那個選項? D9 ^$ Q1 |- |7 h# D) H
4 v# S0 q' v( M' D+ L$ F! j% l
% m; p. @& } P# z1 y8 I2 i) }& m) e他有出現下列的訊息 :- i$ V& W- X; S! L6 Y5 R/ r' t
! F! C7 G% U4 A4 n e' L! G
, P! I8 }' R, k9 X6 H/ S+ y* D! p
hape net: ESD_GND
' W5 ?# J( i- E9 [ c0 Q; L Parameter minimum area: 0.000001 (sq in)
, u( J, I" P1 f: Z" b) @! I Shape origin: (1950.62 5300.00)
- Z/ I; l+ k4 [6 p* T! {$ E Shape area: 0.938494 (sq in)
, p: ^3 p. h* ?& y6 y8 W6 ?) `, k* v1 \- k
THE FOLLOWING PADSTACKS ARE BEING VOIDED USING THERMAL/ANTIPADS
" D* w6 v8 g! @. ~' ^6 D! T2 Y0 U BUT THIS IS LESS THEN THE REGULAR PAD PLUS DRC SPACING: (voids added anyway)$ L7 j5 f/ R4 \
C73D43 on net N32769935
. ~; x+ i" X1 c& f C73D43 on net N32769964( @$ e* o; ~ Z, y4 N* N
C73D43 on net / l$ O: |4 e G+ {
C73D43 on net CVBS0 T. G3 O# f3 c9 u. |4 B7 k
C73D43 on net PR
. r1 @, _9 [7 M" H C73D43 on net Y
6 L8 S# B; l- d+ U6 U C73D43 on net PB: A& }1 @: ?# ^" d4 f; t3 i
C73D43 on net AUD_L+ C ^( f; y. @7 P
C73D43 on net AUD_R
6 f/ e4 ]& j) g3 ~3 a$ J m
' g; M; G5 R* d3 T' ]; X u! o) p7 L* |* J9 t
) k' @ ?6 Q- {1 k/ u' d% K! Q0 X
q1 x: N& c/ m( j* d |
|