|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
9.02有很大BUG,所以MENTOR又匆匆修改了几个补丁,然后集合催出9.1,现在9.1已经进入最后测试:4 F o/ J1 J( A# b
PADS 9.1 Customer Beta 6 已经出来:
" V2 y; a& ~ e( ~2 cPADS 9.1 Customer Beta 6 - j( g2 G7 F6 q1 M8 A m
; b: h3 g1 Z) g) m) ?
December 2009, Install 12587% Q2 r% A z! F/ v6 h, A
4 Z8 f! t" o/ z+ R4 Z0 V* J# [- T; x; d& _' U# s; o [
Please submit defects for products as instructed below. . } X' P+ T) b }% \
-----------------------------------------------------------------------------------------
1 [8 i+ a3 c \Defects for PADS Layout, Logic, Router and DxDesigner should be submitted to the Beta products on SupportNet, , k: j, J# {6 S& O/ N2 h
9 `8 q w1 X# _: u" `
which are BETA_PADS_Layout, BETA_PADS_Router, BETA_PADS_LOGIC and Beta_PADS_DxDesigner.
\" l! p+ _3 }- B: g2 k0 ~( \" [; ^- i1 ~- B3 _; `! D) w. E
9 d. s9 Q) E+ N0 }8 o***IMPORTANT*** - Known Issues and Future Changes5 K- J! d7 a, L* @+ g$ m1 S
-------------------------------------------------
2 v: y- D7 Q% b% j1. DxDesigner and related programs from EE2007.8 are now included in this release. w: }% Y2 k- I
2. Archiver functionality is now available in the Tools menu of Layout, Logic and Router as well as DxDesigner.
$ d6 B# K& z. z& \" o4 ` k) e4 I2 z3. During installation there is an error with the post install script "accuparts_dx_postinstall.bat".( G9 ~0 d: L+ v+ G8 b
1 h5 D1 u' r- `' T* Z. `
See the reference notes below for a list of functional updates and current fixes.
# [* f+ F( g" C# A* Q- ~/ n+ U& g" d! `' m* K; x5 e0 R) L" }
Regards,( u! x: }6 D! e+ l# i+ m" A6 V
/ d* e* C" w% W
The PADS Beta Team
c9 y& I* e; V# N; k! q5 F& l, t
' |( X/ r" D( L( S9 K1 R P- I( N
' V- ]% C- E/ w# c% N" C( m) |' N
( v- V$ r+ J8 j/ J+ x; L6 TSetup, Licensing, Installation, and Distribution
5 e a% n4 J2 N, N, T------------------------------------------------
1 ?$ N" k7 Q6 ~; q- Windows XP and Windows Vista Japanese are supported.
: T/ y$ h- w l; O$ N* f! Z- Database formats for Layout, Logic and Router designs have changed.
7 Y$ u/ n0 \6 [. s' c- You are required to have a licenses file with an exact access date of November 1, 2009 or later to run this release. To determine the Exact Access Date (EAD) of your license file go to mentor support net。. E8 H# P+ M* h2 q, h4 k
PADS9.1 is a completely separate installation from previous PADS releases, The Installation
" P5 Z' W: d3 g* m. upath for PADS9.1 is now C:\MentorGraphics\9.1PADS. While PADS9.1 does not overwrite
{& \7 |" Z. E7 vprevious PADS installations, you should back up your existing PADS installation, designs and
. `$ j7 a" ^0 Z, K% @libraries prior to installing PADS9.1.
. Q( D, a9 {8 J; r8 i- o' H% T
6 Y+ W% k! @- b+ e; ^# _
6 q9 D3 T# h* C& d g# u- b. w! pFixes/enhancements for HyperLynx Thermal
. B7 |' Z' z" p- M' E& Q( l----------------------------------------4 S l5 M B$ ]
none
, a* t7 F# E; d4 N" w
$ A7 K l6 f& T$ J5 tFixes/enhancements for HyperLynx Analog! \/ @/ T$ G( a: ]! P
---------------------------------------9 ~* j9 z' y5 f% n
dts0100634577 Apex Engine doesn't complete simulation for Digital Models
/ F. x- N+ _" E9 \9 O: Fdts0100636111 Infohub Help & Manual Scope incorrectly says "Analysis - Simulation and Signal Integrity with HyperLynx Analog
G. s3 N7 y' C9 {( m, t& s ?dts0100634078 Eldo MC78xx models are incorrect and do not simulate correctly8 ~& Z; t5 O$ U$ A3 G
dts0100636035 The SPICE model libraries do not load when useing Eldo with PADS, Z' V* E0 X' O: o
dts0100608146 Exclude Component not shown in Japanese menu) w) n% [1 L" A, b# ]
dts0100608582 [Simulation Control dialog] :"DC Sweep Parameters" page --> "Add' doesn't behave correctly.- T2 M1 z/ O0 Y* f; B3 \2 @
dts0100616119 .option tuning will override user value for eps! h# @" ]( x$ e; c+ {( G
dts0100631676 Incorrect netlist from distribution dialog4 R+ D$ T7 _2 x, `! V- F
dts0100608021 Exclusion should work hierarchically
* b% M& s6 `# A1 N' @6 `8 d* Y" j6 wdts0100614981 Eldo behaves different than the other netlist formats
( Y# ]4 g2 f) B2 U9 C6 Gdts0100615983 The VHDL Netlister should handle the (Read-in output) by creating an intermediate signal/ w2 t2 j, q) E, J' V6 F
dts0100615994 Wrong netlist when symbol pin number is greater than model port number
4 T3 H; s6 u! i/ bdts0100618238 VHDL netlister does not handle ports properly
5 N7 D8 O f& B) A! m: \* fdts0100620878 Wrong VHDL code with component array! d" [; O9 \& D8 }) \* Y
dts0100622857 [Netlister] Netlist error in ports connection with buses6 ]+ h# e; l+ N9 E4 n
dts0100630659 [Netlister] VHDL netlist generated for the attached project is incorrect
& J3 l6 L1 {% X0 }5 c9 d7 kdts0100632875 [Netlister] Output port is not mapped correctly to the bus connected to it
8 K# F3 H( m9 d# Xdts0100632876 [Netlister] When Port name is same as bus name, the buffer name will be incorrect
; [+ h2 j+ Z3 @/ b' O$ v/ u, a: |' ~dts0100633267 When switching simulator between ELDO and HLA, dxnetlister.ini lost [SpiceHeader] information
. d$ Q6 \( O3 X3 Z8 g
* d* N+ U( A6 E+ w- n- v* z
3 w _+ D. j' I9 ?: u9 H# O0 |' d9 A3 EFixes/enhancements for HyperLynx
& G8 y: H, x% n9 `; _3 h& b O--------------------------------0 m' V, z* P; m" X3 M4 R; Z8 _; f
dts0100629862 HyperLynx BoardSIM export from PADS Layout places plane areas within signal net definition
[5 T& @' @' |* u9 ~9 _2 B y+ F- x/ e0 y
& O9 q n9 ]& {3 J# U$ ~& fFixes/Enhancements for PADS 3D Viewing (Note: 3D Viewer 2.0 is included in PADS 9.1)
6 \9 A8 U3 q& F7 f- O* {------------------------------------------------------------------------------------0 y6 s) U4 o6 Q9 U. I
dts0100605690 Layer 20 (footprint courtyard) is used when generating the 3D view. This causes problems with the new 3D viewer; G4 G0 M# ]* x ^1 p2 g& c! U
dts0100635846 Component heights are incorrect4 F* s2 Q" q' p$ ~6 b" Z( q* G" q, r
" |7 E( Z' l$ T9 O; r, d
' R* N9 o8 w$ T% J- B# ^% i/ ?0 FFixes/enhancements for PADS Layout
: F& |! ?* ?' O" X---------------------------------- S4 F9 [) H. @* h' z* Z
dts0100592339 Netlist from DxD is wrongly loaded into Layout if Unit attribute in DxD is set to Metric.
. ~0 ^9 f8 O$ m7 Y* X @. P9 odts0100621636 PADSLayout hangs when you want to substitutes part with Decal that has 'increaded Layer mode'
, _2 _* [" G) }dts0100601402 Time stamp for Part Type on pcb design is not updated when you modify attributes.2 v9 C4 [+ I8 J5 C2 ]
dts0100631451 Change label in HYP Export dialog box' |, Y* D+ `% @/ D% }
dts0100544158 Poor outline information sent to 3D Viewer - Beta 3# e2 s' G* M$ n) k
dts0100547218 Gerber preview shows short in the design. But there is no errors if we run clearance check., x. G! M7 Y: Z' r6 O& a
dts0100593049 PADSPCB_Decal Wizard - RMB opens main window popup if cursor is over a data line or title line (Defect for 9.1)
. m1 Y# K& x! U+ b& A: ?5 q& Fdts0100593100 PADSPCB_Decal Wizard - Default layers for outlines in the decal wizard options should be Silkscreen Top, Assembly Top and Layer_20* g+ a6 ]. V8 J# P* `8 k
dts0100593106 PADSPCB_Decal Wizard - Selection pop-up on cells is appearing in the grid controls of decal wizard and decal wizard options dialogs.% k- Y6 Y S* |; s7 s9 J2 Q
dts0100593107 PADSPCB_Decal Wizard - Decal Wizard: Create crosshair as two "L"'s (instead of two crossing segments).% S2 @ M2 ?; v
dts0100593110 PADSPCB_Decal Wizard - Decal Wizard dialog: Default button should put some values for component dimensions in the "Land Pattern Calculator" group., s& f9 I6 n9 a0 `4 D
dts0100622131 Pads definition on solder mask is incorect for through hole device type generated by IPC decal wizard$ {) t, v, V2 A/ I- I' S' C. d
dts0100622230 Incorect dimention name in the grid- _% J u6 r/ B# B+ a
dts0100622475 Placement outline is shifted for generated decal
1 C' Q+ f! a% t1 K0 r" C9 L/ Odts0100622697 Preview window displays colors incorectly* g2 }6 {. n. g: V: ~, m
dts0100623701 Notch for assembly outline should have separate control checkbox4 x/ ^6 z" e; G# ]4 t* n
dts0100623736 Rounded corner radius is incorect for pads on solder and paste layers if mask expansion is used1 r/ p+ _0 [* o' n/ _
dts0100623783 Generated decal is collapsed for those specific parameters( L+ T- e2 R3 O& B
dts0100623797 Tab order works incorectly for wizard dialog0 q' E7 G" u, \, P8 o
dts0100624535 False pad to pad clearance error is indicated4 |* n9 e* Z$ d4 l
dts0100628883 Distance between pads and silkscreen is incorrect for quad decal
0 d* P" t; T9 E9 ?dts0100629011 Some pads are not rotated for Polar decal
6 y5 S6 x; u9 zdts0100629304 Preview window blinks after pressing default button in BGA tab
/ A8 p1 g j* ~8 N) Sdts0100632350 Units groups in the decal wizard and wizard options dialogs are NOT in synch with unit setting in the Tools->Options dialog
9 s6 M9 M+ k4 z( |- hdts0100633384 When a configuration file is missing used gets a misinforming message
) Y8 \- z, U3 i$ w3 edts0100629345 Polar tab does not respect the silkscreen line width parameter3 h- C& y7 P/ F4 L6 D; V) Q1 P
dts0100582679 When the "Remove unused pads" feature is used, pads within "copper pour and plane area" keepouts are not removed.& o( C% U4 t+ L
dts0100620173 Runtime error while doing Forward to PCB.
7 \* ~: e) a- }dts0100634090 Runtime error viewdrawlink on update PCB# m1 m9 Y D2 S: _+ S+ m, Q0 U( J
dts0100472613 Not possible to change parttype with PCB-Decals with different number of terminals# K8 Z& I+ ]- X8 ?% a4 X
dts0100480393 Pour Manager does not consider board - Copper Clearance Rules
! ?3 X( M, z, F3 j/ g0 L% y4 O4 H/ ?dts0100570786 Bad flood data creates short across 4 nets which Verify Design did not catch Z, y1 I' f; y
dts0100605615 Boldface not used correctly on "PADS Layout GUI Reference > Options Dialog Box, Grids Tab" help page( [- P) _1 z3 D x9 t
dts0100633511 Change the help menu item to point to a different book; h5 z; T& C4 b3 O6 w$ Y
dts0100632059 Altium Designer 2006 file will translate in V2005 translator but crashes at 75% in V9.0.2 translator; o6 _" w% I0 k4 r
dts0100593860 DXF and IPC export generate Fatal error occurred while exporting design - operation aborted
! R! o: w m8 X: c! Gdts0100473144 Length minimize during move will not work when connection is established to partial route or via.& e* X- S5 L' I" G9 \. ?4 `
dts0100629626 MACRO - When I run the attached macros, the result dialog box doesn't appear. In previous versions a window would popup listing the number of errors found.
4 A. x( ?. _0 \/ ?( ddts0100627987 When modeless commond "zc" is used, PADSLayout is freezing.
2 B6 e! M" v7 a; b4 R) Pdts0100633930 Too crashes when we export ODB++ for preview.pcb! P# V, h5 b& B- i3 V
dts0100636557 ODB++ Output error (Fatal error: layer -1 not exported!)9 I3 B' E/ @8 g3 e; a$ u
dts0100527420 Tool allows to create 'Thermals' for SMD Test Points, which leads to series of issues.: w) p: F" G! ?6 B/ _7 p3 ^
dts0100630528 Create PDF - Graphical error in copper (Beta 3)
6 X$ }$ u1 w" r" @; t! xdts0100631593 Create PDF - Some Ref Des are rotated (Beta 3)
, F% _$ u9 ~$ V( gdts0100631669 In PDF User defined Untipads are not added on CAM Plane layer
( J0 |6 X7 p2 q+ Zdts0100631920 Create PDF - Remove Bookmarks for components not included in PDF file (Beta 3), ?: x8 _& C/ K& B E. U5 w
dts0100635884 Creat PDF process request hundred times for component that does not exist in library
: z! b! K# g9 ?7 }3 E: Zdts0100496801 Reuse Copy loses Flood Priority, resets all to 0
0 ` {! {) S( l i- ^( N' Sdts0100419975 Remove unused pad does not work for nested planes where the outer plane net was used in the inner planes3 ]# |/ ~$ H0 L* n
dts0100636198 Crash when removing via from routing via list
5 ?0 E4 i0 R; N- F3 h2 `6 odts0100637331 Pads disappear when zooming in/out
2 S* ~7 `& _! Q+ c( Idts0100635066 "Fatal Data Base Error Number 2012" and crash during opening a design in non licensed mode
1 J" H9 [* |- Z# I, ^# a2 z Pdts0100600676 Picture and information about UFL dialog window should be updated in FSP (or implementation should be changed)& W7 Y: P) ?& R# l$ r$ G( g% C& c/ |
dts0100621629 Strange message appears when you perform UFL in Layout.
. M m y% O: b5 b) edts0100634588 Update From Library creates Undo Checkpoint even if no changes are made in the PCB Database! D6 l' z) w( W% t) @) c0 P8 t
dts0100634589 UFL dialog: Remove Selected Items button should be ghosted when no design items are selected., c& H0 h0 P+ m
dts0100634608 When you import an ASCII file netlist into a new pcb database the decal and part timestamps are not included.
! T0 e- A2 F& |5 B4 \7 g& j! K1 cdts0100634609 "B. The part type section contains 6 parts that show ?Different? in the? Content column ?but only one of the six has a value in column ?see line?. Should have a line number on all 6of the items that sh..."0 o/ a/ j S$ q" z6 m
dts0100634613 The "see line" of Part LITTLEFUSE-V18AUML2220(located at line 89) shows 195 in the "see line" column but it actually starts on line 193.; i4 u- {9 t2 n- e. w
dts0100634615 Timestamp values are not shown in the Part Type Summary.' _ e- |3 J& a- i7 c4 I% ^
dts0100634616 Line 136 should not truncate names. Wrap the text to the next line or show the entire value.9 X* ]7 N @7 r! R; C8 d5 g5 f% D
dts0100634620 "C. Line 644 states the Attributes in the library are 16 and the attributes in the pcb are 18. The actual decal has 18 attributes looking at the actual decal in the library file lenny.d"
' Z, M8 P2 s3 a4 E+ a/ Hdts0100634622 "F. Looking at line 682 685 686 the counts are equal yet the comparison field shows not equal. Each of these should have additional lines underneath them showing the actual item that does not compare. ...". }6 v" W9 i2 ~6 B) F
dts0100634637 "Looking at REPORT-LIB-UPD-ALL.TXT contains the following errors. (Generated from PCB File LIB-UPD.PCB). e. Line 11221, 11336 states they are not equal yet the 4 lines below that are equal."/ N( S9 R3 f( I8 Q6 q( K7 Q N3 Y
dts0100634646 Even if you update all the parts using the library update to update them there are still errors when comparing the library to the pcb. Please see REPORT-PARTS-UPD.TXT1 p9 p" t1 d* y/ m1 t
dts0100637697 Parttype timestamp in PADS Layout is not correct if "Send Netlist" is used - (Beta 5) Could be related to dts0100634641.
$ G; K% `( f, I4 }. L( G s1 s' d1 A- U9 a2 g) i9 g1 [
/ A- Y2 O/ C. Z5 i6 Q- P
Fixes/Enhancements for Logic & `+ i- |5 s6 |9 |$ `$ z
----------------------------
7 |& q& N2 p) u5 z% v+ S: W3 j! ]dts0100623556 Component attributes with a value can not be emptied in Edit Part.0 b1 t1 r, m5 e" W8 u- d0 C
dts0100629839 Global switch in options to turn on/off place holder attributes in Logic.
9 _% O' F1 v. jdts0100591808 Update Logic Sample Files/ R% b9 w. J5 Z& _
dts0100428973 ECO/Compare reports No Differences Found when one of the files is read only-should indicate it needs write permission
& E" H; D, j, T& _ edts0100592901 0906021756_PADS_LogicCrashReport7 ~+ D, I+ E/ L$ x5 ~ ]0 q. I
dts0100533663 Deleting vias in Via Definition > Via Setup does not work
0 x/ A. k0 P' s4 V# B [dts0100630556 Autotest detected: "PIN Decals" instead of "Pin Decals" in Update from Library dialog box
4 i. {3 K0 @8 f, ?( Xdts0100623987 Fatal run-time error
% e0 I8 G: x* x, K/ }5 s# Sdts0100579379 Automation method ExportNetList wasn't modified when the number of items to select had increased0 {9 ^4 y4 U7 u2 e; F
dts0100619394 Regression: If you edit a part from the schematic and add an attribute the attribute is not included after returning to the schematic4 ~6 i# Z' g/ _7 \$ F
dts0100614860 Getting error message 'Fatal Runtime Error' when I try to generate File > Report > Unused* r* K1 p+ u r1 O$ S. h& K2 a
dts0100349358 Adding Classes with spaces crashes Logic
4 U6 |3 M& K* o4 I) H& Gdts0100574637 More than one net is unknowingly selected in the rules after performing a specific set of steps.
, T3 M. }( \0 |) Y, G* wdts0100537702 There should be a Select list for each Item. Right now, only the Pin Decal has an individually selectable list.. [& {1 H3 K9 n3 K) T
dts0100537705 "Update from Library" should be on context menu when selecting a part or parts.. }3 b9 ^( K u/ X1 t: }
dts0100552427 UpdateFromLibrary cannot handle same part types with different attribute values (in report)0 c* _ A2 B/ O( [) k
dts0100571175 UpdateReport detects hierarchical sheets as CAE-Decals - Beta 9
# y# c" S& d) N3 p' u& E4 j8 Hdts0100579630 Alternate PCB-Decals still produces false differences in UpdateReport - Beta 117 e9 W4 k6 D6 ?6 F- B
dts0100593092 PADSLogic_Update from Library - ENH: indicate library name in the report (for library decals, parts)+ u1 o* M. t2 ~1 q; Y4 t
dts0100618873 Header in PADSLogic UFL report should be updated.4 ~4 u. l* E T/ i: R
. S! }2 W* L0 M H" S. q
/ h8 G; N& |/ m, d" f
Fixes/Enhancements for Router
9 m0 F2 U* s5 p+ Z: C& G( z+ T-----------------------------
1 O: y: ~2 ?. Y+ t- ~7 \dts0100628438 Saving file in pads router causes fatal error.
5 _; S- L* G( h ]: ldts0100450331 Why can't Blazeroute.ini be populated with the new options in their default conditions, so users don't need to type everything in?/ |# f ^. m# M$ u4 Y' i
dts0100531461 Incorrect parameters in Router
+ e( p1 L6 W" |/ D+ Vdts0100583129 Crash dump
* H- y [" k4 G) Cdts0100635895 Design verification scheme list not work correctly.2 D; T" x# T7 [4 d0 [: Q8 S
dts0100493262 Default Windows dialog is displayed for some controls
+ J* g {& {8 \2 b3 w+ R4 _dts0100634385 Library Not Registered errors when PADS is installed to a directory with spaces" l! }' B( N1 T, i0 T8 u/ \% m# A9 ~
- U! j; U8 L1 [0 O6 z/ R# U. }/ U0 A9 b% A) P- w: b
Fixes/Enhancements for Install 0 O4 c# Y: @* m/ ?9 m/ W- }7 Q
------------------------------
( T! D& P) t7 Q2 ?0 m! J1 Z5 Wdts0100498605 Need improved handling of the "lost license" scenario in PADS, o8 w5 p5 `3 a2 g
dts0100569313 PADS "Hardware Key Utility" program to make testing keys and installing/removing drivers much easier for customers
6 |/ Z1 z! b* q0 X) {2 B8 ]1 wdts0100621527 While installing the program got error message "C:\MentorGraphics\9.1PADS\SDD_HOME\common\win32\lib\MGCLibDataGrid.ocx" failed to load for Registration.7 _* Q' m' u V7 r' `: {
3 s: n, C% B3 k- b& {5 P, D8 ]: H: T" H8 D
Fixes/Enhancements for IO Designer
: L, N* g2 Z: h- M+ F# w----------------------------------
! c, v, [. N/ J& xdts0100635950 Layout form Allegor is display incorectly.
/ E2 @' a& k6 R t! G$ _5 Kdts0100635963 Missing brd and hyp filter of types in select path to layout.$ c2 j( D- P- A* p
dts0100637587 IOD display only current fpga on device view (Layout import form Allegro).& ^. q& K4 P" L* n$ m" V* J
dts0100638335 Cadence IOD8.2: Got 'Unknown flow!' error message when trying to import schematic design.
# I9 x7 p* f- c! Z. z# t' Kdts0100602206 IOD not outputting good Actel PDC file6 k& _3 a+ c; k5 r3 L" _
dts0100633957 Wrong recognize diff signal form QSF file
1 r# O% k' m7 ^: Ydts0100625917 After import QSF some differential signal are doubled* z. |, G# y" n7 R: N. n* `3 k/ e
dts0100625992 It's impossible to import properly diff signals from pin file if it's use '(n)' convenction of naming diff pairs.2 U: Y! @, x. G% D" t+ J
dts0100616628 'configurator -uninstall' didn't remove IOD entry from menu start
+ [9 m4 I; G b3 v: v* _8 \5 Q5 I* Idts0100621897 Poor support for IOD installed as single product.
& d6 k! j+ u- D) x+ Y9 b$ Adts0100630357 EE 8.2: Installting IOD 8.2 alone would not register the product on Windows.
* T0 D% f8 A. \; V5 S2 X: h4 u8 Jdts0100616905 IOD does not dump tcl command while import signals from spreadsheet is performed.: s, K, L4 h" q& N: ?
dts0100636590 Iod deleted all project files.* Y9 {+ J; F; U
dts0100629434 IOD is not responding for over 13 minutes after selecting GND signal.
; C/ A- j1 ~0 |. k$ b8 D, ]dts0100633035 Cross probing : highlighted wrong signal in IOD while selecting net in DxD0 B' E$ K. T! R! [' Z i7 b( D
dts0100625292 Pin swaps are not imported
; \& `+ B0 O' Q8 U8 y) ldts0100616652 IOD hangs after minimize die size is run in specific case.# { S$ L0 \. E3 N0 p
dts0100615802 Documentation for IOD8.1 should be improve.
6 y( Z8 K+ L1 i% P' n+ Vdts0100632600 Documentation incorrect in regard to Symbol Wizard.
' O7 x+ g# q" Odts0100614543 Write to Local PDB file is not remembered5 H. B, `# k3 H
dts0100617368 PADS9.0.2 The builtin 'sym\bi.1' cannot be exported. The path doesnot exist.
0 _0 S+ U. h( [6 c P# `dts0100619265 PKG_TYPE and SIGNAL attributes are not exported to ICE in pads flow
( i. ]5 W6 X8 h5 K0 R7 hdts0100619614 Differential buses are not connected on the IOD generated schematic.( d* I' _( ]2 x, n' U! z
dts0100630977 Remove design doesn't work.
1 Z0 l( `' [% k7 jdts0100632139 EE IOD8.2: IOD showed a fatal error when running run.tcl.8 ^- y8 E( v& O u+ V
dts0100636406 EE IOD8.2: IOD crashed after export_all_schematics command was issued.
( w. s: @) z K9 tdts0100625329 Importing assignment for diff signals from dxd project does not work7 ]( { Q) a- I0 x+ A
dts0100632195 Schematic Update is removing and not adding any power, ground and/or config pins defined as signals and/or added to the PCB symbols in the DxD schematic.! j$ f7 x" m$ q7 g# k5 M1 p2 d
dts0100615847 NSE seemed to crash on the 'exit' TCL command on Linux only., M2 O2 ?0 X2 L4 h* _$ I$ v
dts0100617458 De-scoped I/O Designer for PADS Suite2 v5 j2 x g# d3 h0 q8 u0 g, J( Y
dts0100620002 ANALOGVCC is migrated incorrectly
% V8 B$ y9 }/ _: c- H# i, b# Xdts0100620440 Inconsistent behaviour in creating differential signal name3 p" u1 x0 Z0 [
dts0100624825 Spread functionality of Types Compatibility options for HDL signals. D) W0 I; H+ V% k5 D
dts0100624857 "Project could not be saved" because design name has space character.
5 J1 Z7 i; G& b: M+ Edts0100626736 Environment variable in .prj file not supported
1 v4 M% h) |3 F5 L. d! p4 ]dts0100632352 Llicense dialog - empty license options in 'PADS I/O Designer'
- n4 M/ `$ a. _: l5 t0 P) }dts0100633373 SSO value is calculated wrong for differential signals. l+ ^ P; W- |$ Z8 Q; P
dts0100635946 Migration of old database should be improved.! _( I5 W7 f; W* H* a7 e
dts0100620449 Duplicated signals after importing from HDL and QSF
& X. ~7 i W# n' \dts0100636022 Crash of IOD while importing vhdl entity.
8 G; C$ v- H5 Tdts0100616013 Wrong HDL created/exported
' K! }6 @4 b, g- S3 \4 i( |+ I. ]dts0100617953 Space character in design name makes problem for IOD. Error: Top level must be set. M7 Q4 G) w V* Q$ r* k
dts0100633055 Import PCB Design Wizard: Whole signal is unassigned when one pin type is not compatible with signal type
2 ?% Y) t0 h% d' ~" hdts0100597469 [BSXE] Importing swap in lpc database results in broken connectivity if component database is not synchronized before/ o2 y8 p' u( \7 S3 }% n; Q
dts0100616740 Background on Layout view is always black on Vista 64
3 [* A5 e2 G' Ndts0100621328 Unravel on my design with diff signals causes error messages during applying scenario1 ^; E. a7 \6 ?( ]
dts0100630751 Library parser failure while importing schematic into layout database.3 R2 V7 {5 A0 n
dts0100633294 Partition name is not displayed on Layout Setup window; X$ @, w9 {1 @$ D& h
dts0100633924 Signal names disappear on connectivity window after importing pcb layout1 z1 d+ K, r5 O$ h
dts0100615858 IOD8.1: IOD crashed on the TCL file.
1 [& y% e" c; z* n+ C% H% Z5 Y3 pdts0100616812 IOD8.1: TCL command, exportsymbol, resulted in an error.* l5 ^8 ^, g; S: g
dts0100618901 Improving TCL script recorder+ n' `1 Z9 V- P% J$ t3 O. B
dts0100623194 IOD8.1: TCL command selectsignals A<15:9> caused IOD to crash.- t c7 B; f1 @" _" h; ^$ Y
dts0100631902 License dialog is empty on linux after running IOD (refresh problem): e* B) b# a- e1 p$ z% J. f4 p( X
dts0100632077 EE IOD8.2: Available license options were not shown for the full version IOD.; L- m* `6 x( B* y# D! v5 n
dts0100632627 Some option related to die database are redundantly displayed in Tools menu for other databases.
% V$ x. I3 {$ K; g$ k/ s# s" I$ o8 ^dts0100633752 EE IOD8.2: IOD crashed on running the TCL file on Linux w2 H4 g. s0 W7 F, p
dts0100634470 EE IOD8.2: IOD crashed when I tried to use TCL commands to select signals after running a Dx VBS script.
: k: F, ~: d: Y4 y) xdts0100635370 EE IOD8.2: IOD crashed with C++ Runtime Library error when adding a new FPGA design.
5 }& A) ^4 N9 E- L |' o6 B& ndts0100638815 IOD crashes while openning customer's database on Linux.
( H7 i* F, o: r' b7 X1 Edts0100597062 Export to AIF from package db is not required after applying swap on layout db
, J/ M4 l! w% z# {! vdts0100607448 Import package cell preserving assignments where possible9 g1 o* g7 |1 R' n
dts0100628060 Error message after reimporting cell into package database with diff signals' H$ l2 l6 M. k/ ]
dts0100629676 Unassign all => cannot unassign signal 'diff_test' - signal diff_test doesn't exist
. G2 r+ ^, b3 _ @5 ~2 E) wdts0100605036 Types Compatybility does not support an assignment exception
9 F' i, h p& e7 w8 }8 q; l; xdts0100619916 There is no possibility to assign differential signal to pins 8 and 9 in Altera's device.
! R1 p0 h) r! {$ |; E% xdts0100624059 IOD is not responding while assigning pcb signal with Shift pressed.
+ F( ?4 `2 v9 D% ]+ `dts0100632373 Error while import Netlist file (Spreadsheet): .csv, when signal type charakter are small
( n6 n) H4 Z& V& ^* K/ j% F, edts0100632383 No assing differential signal (but no DIFF type) after Import Netlist Spreadsheet file: .csv$ o, y l6 M" v9 q. R
dts0100632619 Cannot assign output IO signal" ]3 P8 R+ ?/ c! u1 f2 n; r
dts0100623389 'View pins from other devices' doesn't show common pins. Pins list is empty.
' H7 v$ w$ O A9 u" d4 qdts0100635506 IOD is repositioning windows constantly depending on cursor position what looks like IOD is blinking.; T) I/ w v' L7 Q" @* j$ m
dts0100621902 Database Settings not prompted when loading FPC.
. C! W9 ?" t ddts0100631933 Creating net-list project ends with error
7 y% R1 O! w) Rdts0100633129 EE IOD8.2: Got an error on Linux: vmwlm: [11:14:40] error VMWLM0301: License server not found.
x, Q- V; c$ fdts0100633480 EE IOD8.2: IOD failed to create a new project on Solaris.( b8 [- h; M3 |: J3 @3 H0 }1 M, c- J
dts0100626020 Rule engine operators have incorrect English
! [) @' |% Q. Idts0100635228 Input pad with INPUT TERMINATION has to be at least 1 LAB away from differential pad.1 J# `7 g! v$ a- H2 n; Q- ]
dts0100635867 Rule: Single-ended output and differential signals assignment" work unproperly.) \) Z1 ~3 W1 N4 C3 _% }5 Y
dts0100619597 Unplaced tab improperly shows connectivity problems in some case.9 X3 T; S- M$ M5 L" j4 n. @
dts0100619601 Symbol Wizard does not place all signals on PCB symbols in specific case.* G5 L7 T$ Q7 H' ~
dts0100619941 Wrong information of selected differential signals.
: f+ `# V; }- v- _1 Odts0100620427 Corrupted database structure5 i- l0 l, y/ d
dts0100619606 After splitting bus signals symbols become broken.% V4 g( l3 ~. @+ ?
dts0100619852 It is not possible to exit from mode of adding items (like arc, circle) with ESC key.
, j# z( R }: F8 }4 J$ |( s9 tdts0100632577 IOD writes to transcript some redundant information while symbol edition.
2 d5 m/ @8 K1 ~& Q% `: _dts0100618530 IOD crashes after manipulating signals in the last step of symbol wizard.
# U" e( _3 ^( t" w" T, sdts0100619946 Symbol wizard doen't generate symbols with differential signals in specific case. Refresh problem.
/ O1 E0 G: q1 I; T# C: ydts0100619965 'create bank power symbols' is not set up after rerunning symbol wizard.
9 Y2 c" J- Q* }6 D4 j) Hdts0100626048 Sym Wizard assigning incorrect power signals to pins.
K: z, [4 v0 V! m4 T! T9 Qdts0100628170 Broken PCB symbols after updating.
8 `' M6 h8 }! a/ B- i, Q/ V5 Jdts0100629352 Symbol Wizard settings 'split only pcb symbols' were not stored in fpc.' @9 s& D, e1 |/ `! z4 n% c2 X6 U# V
dts0100632906 Design tool selection dialog is redundant because it is determined before project creation." F. _2 J; K8 k$ m
dts0100635477 IOD crashes while Symbol Wizard performs symbol update
4 v4 Y# x, v8 ?2 m. V! n5 L( bdts0100548702 Synchronization wizard in relation to Export cell from die should be corrected.
+ w2 e9 V/ x" I) Q# tdts0100596151 Synchronization needs to be less sensible. Moving non-IOD symbol shouldn't request import necessity etc.( _# i0 ?* O* _. A% p; w% e9 `
dts0100599155 [Synch. wizard]Export Connectivity table is not available on Synch. Wizard
5 B8 R0 l) C2 `3 \# `dts0100606842 Everything is matched, however SW indicates, that synchronization is needed.3 r$ j% [; a. ^3 B& P9 }
dts0100614895 Gray synchronization indicator sometimes blinks4 s4 b" u" q$ X# h3 i8 _
dts0100617886 IOD does not request updating symbols after unraveling (some assigned pins are not placed on PCB symbols)! s# x* X, U+ x" k1 f( k1 Z* a1 [* W
dts0100617937 Synchronization bubbles are yellow while no tracked file export/import is needed.
$ m6 S& S: D0 k) k+ ?( t$ [/ jdts0100619881 "Document needs import " during exporting schematic for all components5 b f. T- h: }4 E
dts0100624493 [Synch. Wizard] Tracking check box does not work properly on Files View for DCDV files
+ o' v" I6 s, V$ m3 edts0100628627 Incorrect export sequence: CES and schematic, but should be opposite. Lost constraints.
6 P$ D& K8 k" K. l6 zdts0100628925 [Synch. Wizard] Connectivity Table checkbox is sorted and causes CES disappears% N, M; t) T: h( B& L4 u9 G/ ?
dts0100631718 [Synch. Wizard]Import schematic is not required on new layout database
! L/ A7 _2 f* D7 c" M) k' S; Ddts0100632062 Synchronization wizard contains not added files just after creation fpga database) Y- e3 \' I6 `
dts0100633995 Lack of 'update graphics' in Synch. Wizard for Schematic Design import.
0 |; e% m- Y7 l7 m1 z+ t: sdts0100635491 Import schematic is not requested in synchronization wizard after it is packaged (refdes changed)
5 y j, L/ l ~1 b+ x( ]9 H) ]dts0100620177 Poor results of unraveling for attached testcase.
6 z/ n0 K' y+ u) q2 R2 C$ y1 \dts0100629113 Unravel of crossover nets is broken. Immediate fix needed.1 B/ x. {; A) ?( F( m2 H
dts0100631688 Unravel on layout database does not work
1 {6 b3 D8 O- A. X4 `0 Zdts0100491672 IOD crashes with PROLOG SYSTEM ERROR when unraveling nets in device view
. s# I6 W( k: Fdts0100636192 Broken connectivity in Device View - Synchronization Wizard suggest no action. Database corrupted.
9 J. _" X, \% _% ]1 g& v5 Idts0100632012 Incorrect warning message during export to UCF file.
/ E* H$ K4 I9 h6 T3 Hdts0100633340 Change default bus brackets for Xilinx UCF.
o, a9 O% }* {; odts0100614926 Please add support for ISE 11.2 library.% r$ j* N0 {: |. v2 x, l
dts0100616172 IOD needs to support the Spartan 6 devices.$ ~' L$ {4 F+ s: P/ N* ~* J
dts0100368440 IO standard has not been removed from ucf.
( m8 u# X/ c! M4 wdts0100622444 Redundant signal is imported from ucf: mcb3_dram_dq.
. F3 m7 D% _+ ?* Ndts0100622447 IOD should not remove from ucf: TIMESPEC "TS_SYS_CLK3" = PERIOD "SYS_CLK3" 2.5 ns HIGH 50 %;6 S6 t; l# m4 ^2 \
- U3 R4 k: Q' f3 f; l" l% |8 t1 t i+ }7 e5 y7 `! @
# h4 m3 a' U7 k3 @2 ~4 NFixes/Enhancements for DxDesigner from EE2007.8
' @8 e$ L! M9 F+ A# T-----------------------------------------------/ q' I0 C! c; n% p
dts0100586982 ict viewer has a menu pick for slice and dice, but no documentation for this function.
( }( H8 r# J3 l4 Idts0100566586 Icon for deisgn path for additional symbol translation in Translation result dialog is wrong
" R7 B- U# B( @$ Z$ w4 J' |0 hdts0100567745 Cadstar pin types are translated incorectly
1 Z3 @7 ]4 _6 u$ \9 W5 \dts0100592920 CCZ output: Text has wrong orientation in CCZ file for symbols that have been rotated 180 degs or flipped/ X5 ~/ ?% `: x* a' A$ E
dts0100633799 Verify: drc-201 reports an error when there is none.
# n/ U% E2 y) ?, n, N% O ~dts0100595040 Diffpair Restrict Layer Changes does not BA by existing ECO file
8 S9 H7 x* I' r$ ?dts0100619515 It is impossible perform BA using DxDesignerLink6 P, u: z1 ^ n5 N( D
dts0100633269 DxArchiver is completely not usable for big designs- F$ S: F: w/ A, v# I, e" g5 f
dts0100627152 The selected component pin object can't be got.
' h7 U6 S; H7 ?5 |0 vdts0100636979 DxDesigner crashes when quit command is invoked and DxDiagnostics is running
* y; l. T7 q T+ Q8 q& Ddts0100637220 DxDesigner crushed when attribute is added by Automation Comp.AddOats / Comp.AddAttribute.
. M+ S, O4 Z/ D2 Cdts0100631832 Launching Dx resulted in an error of missing prop_reuse_gui.vbs.& v0 W5 A) m" o* u
dts0100626155 While crossprobing pins in Expedition, DxD crash. Scott was in DxD as well in the page that was being crossprobed to at the time.
9 N( ]" ^( t8 F- }0 K% W: _: ]5 Zdts0100631134 Documentation incorrectly refers users to circle object if they want to create an ellipse
v8 ?7 X& _# R$ k H; T3 edts0100614450 Live Verify fails when using the option "Use symbol data from Central Library". This appears to be a regression from EE2007.6.
b# z2 f7 P8 c- rdts0100614912 ListBoxes to create query on dxdb grid display always all values from specific column during query creation.
. |2 o) I7 q# j, R$ D Wdts0100615165 Japanese menu problem: In the pull-down which selects the slot of DxDB, displays of "Slot" translated into Japanese are not all displayed.8 H4 Y) K: k3 W$ @4 r$ A8 |# x
dts0100616337 "Part Number: invalid identifier" error during verification with oracle database when "Use symbol data from Central Library" option is set.! P2 c" ]1 h- s3 b6 f, Z7 @
dts0100616340 "Query is too complex" error during verification with some central libraries and "Use symbol data from Central Library" option set.
. x( t1 F5 A. Fdts0100616953 Closing and opening DxDataBook may cause disappearing icons on CL view tab.
2 m3 b; E7 U' Pdts0100616993 "Query", "Criteria" and "!" buttons are disabled after loading component., c o; H+ g( _- v
dts0100617241 Export symbol(s) works differently if run from DxDataBook pop-up menu and NSE File menu option
6 z& E F' A# Udts0100617992 There is a error after selecting tables joined horizontally.
) |! u, Y, e# ^% @% i! e( ldts0100618179 When placing components from DxDatabook it don not change "," comma to a "." dot as it do in 9.0PADS, this result in error when doing netlist.# v, V& k3 ^6 m
dts0100629771 The query can not be created on the grid after selecting <ALL> library.* y9 [5 e' ~+ I) D9 L8 B# \
dts0100629777 The verification buttons in databook can be enabled with Interconnectivity Table in one case and it can cause errors.; { _9 E! W$ P7 R
dts0100632306 In a Netlist Flow Project we cannot Select multiple Symbols in Symbol Tab of CL view of DxDataBook' _: p* V i7 [
dts0100632348 A message error is displayed during query creation on the grid for ALL library in some conditions.1 u% D, [4 T" Y0 n3 F3 p
dts0100632402 "Clear the Current Search" option does not clear a grid displayed for <ALL> library.3 ], u! ?7 W" y
dts0100632407 Button 'Enter user / password' is truncated on Japanese WinXP" ]# f Q/ J. o, ?& p2 K2 Y ~
dts0100632412 "Remove Condition" does not work in <ALL> library.) [$ g4 k( U$ v, x8 G: T; x
dts0100632708 Verification in DxDatabook crashes viewdraw(regression to 2007.7)5 c: n* A& q9 ~. o3 B
dts0100634366 Crash library wizard during creating horizontal table for expedition flow.
! O8 t K' M# o( F/ r4 T+ Ndts0100637275 Crash during hierarchical verification on specific project.' Z' w# o, m) P" q
dts0100372438 DxPDF EXP2005.1 generates smal dots instaed of text on Solaris 8 and 9
+ {# o5 J. D- ?! f! zdts0100541964 DxPDF pager order does not work based on the scout SHEET order property. Please reference DR 541962.
0 W8 p2 c8 y* c: hdts0100631034 DxPDF crashes if "Schematic Sheet Order Property" is used8 v. x0 C: r9 y4 o
dts0100633031 Please correct the message 'Genration ICTs to PDF document (with conversion ICTs to schematics).'
0 f* u+ C5 k! Sdts0100602277 Pin number will not be displayed if Pin Label are either lower or mix case.7 Q7 S0 j3 {! F0 k( _7 J% a
dts0100603902 "Add Missing ports" on an IO Designer generated schematic for DxDesigner the ports are placed outside the schematics.
i+ y: c, D' \- p9 S2 \dts0100608356 Cannot read correct coordinates of scaled symbols in DxDesigner& Z' [) h0 P" k% T
dts0100611157 Part View place with slot fails with lowercase pin names6 d3 r: |' V* R. k+ X3 e) g+ F, j
dts0100615128 In the "Find and Replace Text"dialog, the "Select properties only" option is not translated into Japanese.- p; G8 X" |8 D4 ?" Z" D
dts0100615499 Japanese menu problem: "Select object > RMB > Pop-up menu" dialog has some issues of a Japanese translation.9 ^- @7 w8 y0 Y2 c5 v3 H
dts0100616656 Problem with move schematic
$ F' I4 ?0 c! {* hdts0100616682 Multiple Signal properties are lost when importing ExpeditionPCB netlist design to ExpeditionPCB iCDB integrated flow
6 ]$ a$ G6 M8 M/ K1 ~# Fdts0100616955 Symbol is not updated on schematic when editing it in NSE
! E8 ?$ d. g2 K* \dts0100617637 DxDesigner must support metric symbol format, f7 V) P# F7 z- X
dts0100618285 Properties addin does not show a name of a net ripped from a bus.4 X% C+ a4 W) ]3 W+ L
dts0100619905 Clear Backups should be inactive for a read only schematic.
. F0 P0 E+ K( l* Vdts0100619942 iCDB error when placing an updated symbol# T, ~3 o4 m N1 r# q
dts0100620246 Escape does not apply to Rip Net command
) N8 X- q n. [8 j5 Ydts0100621606 Update bus signals removes one of the bus names' I8 J* g: ]: `: J& ]! O
dts0100621892 unnamed bus segment created after renaming a bus
3 k, n4 `. `9 `3 e0 _dts0100622476 Push Schematic does not reflect sheet order, ~1 w; G2 c# p
dts0100622848 DxD Diagnostics reports invalid net errors after moving a component
5 M, T, Y: F( k' } K+ Z, Q# Qdts0100623038 It si not possible to add ICE Reuse Block to schematic8 P: ?" U& R; s+ ]8 @+ f% k
dts0100623061 Enhance Add Properties Dialog1 ^) P9 E. |1 ^) L3 G* S' Q# f( l
dts0100623427 [Linux, Solaris] Show Strokes option doesn't work properly/ r: N t+ y. ]& s9 A+ g. |0 d! Z, s
dts0100624036 'DxDesigner application has encountered a problem and needs to close' is not closed when restart is chosen.! O, k& P( m8 Y u9 N' L! _7 V
dts0100624188 add special component; [esc] does not work
' {) n M5 z4 I- x1 Xdts0100624193 Change the message issued when a user types an illegal regular expression1 B1 [: x, u/ x: X, {7 {; Y; {) o
dts0100624578 Endless bus created when connecting to an off grid component h7 Q8 c( ^- x+ u/ o) }& _% Y
dts0100624782 Symbol of the array component contains block name.0 r Z: ~5 A3 E9 u5 A& q
dts0100624866 Invalid global net created3 K' e- e: m& B
dts0100624886 DxDesigner diagnostics fails to correct errors in an imported design." ]( T$ j/ V s: C
dts0100626698 While crossprobing in CES, DxD crash." W) S- `5 E) D% V+ E
dts0100628557 viewdraw crashes when there is no write access to WDIR
& z" S$ a; g( s7 d( Idts0100628735 Error 1287 when trying to delete bus segment. Diagnostics results in schematic that cannot be opened in schematic or block view.
7 ]% k( `9 k& gdts0100628911 Modify delete sheet message when this option is chosen from the Navigator& [- i, U8 n% g$ w- n+ U
dts0100629037 'Error 1287: iCDB database update error: Invalid parameter' when updating bus signals: r6 L; P: _/ L) o9 M% ~
dts0100629072 Select all symbols on a sheet and deleting the Ref Designator property values, wrongly adds Ref Designator property to symbols that didn't have it previously.
! E# {3 c$ Z# [8 O/ w8 Y/ G9 A; v' E% }dts0100629389 DX2PADS changed interface - update in DxDesigner is needed.0 ~- h4 o/ g! t
dts0100629746 DxDesigner Diagnostics large memory allocation on this testcase- n- f5 b8 A; y1 Y
dts0100629772 Buses and bus rippers disassociation when moving a circuitry around* s- h: F: i+ h" N" x1 f
dts0100629789 Connectivity errors in a design created from the scratch.
/ a" c, ?4 e k5 T0 y& a \dts0100630095 Shorted nets after renaming a bus
. C" G; j$ y' \- [$ Odts0100630174 [Linux] DxDesigner crash when I press Undo
& X- Q b j& U7 W, @8 Kdts0100630197 Diagnostics error after changing bus ripper connection using 'Net is being connected to bus' dialog.9 J! k7 ]8 X( w0 v6 I! G
dts0100630199 I get Commit iCDB database transaction rejected. Reloading project when I choose rollback
; W# x/ t% ]4 Q0 [ ndts0100630678 Wrong connection with GND and diagnostic errors after schematic modification
! u6 P5 W/ Z1 F( l& Udts0100630683 I get GPF when I press Undo
, }6 J7 R: g& V3 zdts0100630691 Incorrect global net name after merging two nets
7 }9 ~4 R4 n3 z: E' t a/ Ldts0100630706 Wrong connection has been created after updating bus signals in the project
' H- c1 G: k- R |& Q! G- [& Mdts0100630958 "Push to schematic" does not work after using "extract schematic" during placing new block (regression to 2007.8.12157)2 v8 f* Z+ I* O- q" j& \
dts0100630973 Problem with DxDataBook window when I change expedition project in to netlist! g5 i) c2 p, m% p5 P* }
dts0100631052 viewdraw crashes when in a text being added to the schematic Unix like end of line characters are used (0A)
) q, M0 [: w; N4 q4 E' m# [/ ?dts0100631270 I got error: "Can't open symbol definition for schematic block!"# q- n. A6 C$ G7 H
dts0100631630 I get Error: Schematic block 'Schematic1.1' has elements with duplicate IDs needed for Backup/Rollback and copying6 T0 e D& [9 z2 s* h
dts0100631663 Renaming a hierarchical connector connected to a global net might create an invalid global net.0 M' Z# `2 C1 \$ T1 u" V8 }0 ^
dts0100631721 Navigator shows incorrect connections for hierarchical bus bundles7 q: A$ s& Q2 m/ L# f! n
dts0100631730 Placing a composite with Add Nets and Add Net Names adds a net for a pin using bus bundle name.) i+ w& @ A! f" J9 X ?
dts0100631935 iCDB transaction rejected - project was reloaded when three users were pasting sheets at the same time. @3 ~1 m0 g& }/ B
dts0100631973 I get GPF when I choose Undo option
, p* {: b/ M7 c; U9 n' d6 Ldts0100632623 New Project dialog -> Advanced does not set paths to the cns and cfg files.
% h) X5 K8 o6 y) c2 C Z0 {0 }dts0100632639 Rollback option does not work properly
9 F, h1 _/ t9 L; n& gdts0100632669 Rollback not save correct design state after backup fixed by DxDiagnostic schematic& B3 T# B& [! d0 H( [
dts0100632681 "Commit iCDB database transaction rejected" and eventually DxDesigner hangs when running packager and pasting sheet at the same time
7 \% ~5 u. i! `dts0100632963 [Concurrent mode] DxDesigner crashed when first user was deleting some sheets and other user attempted to delete one sheet right after he opened the design
3 L" k1 h3 A. n' r$ ~' l4 ldts0100633301 Cannot package design just after migration - regression
1 J: @) ]1 v6 N* tdts0100633970 DxD Diagnostics reports connectivity errors after undoing nets renaming
0 M* i0 d Z; p, i; J" ^dts0100634006 viewdraw crashes when exporting connectivity from ICT
% X" o: x4 @8 w+ Z: ndts0100634010 When viewdraw is restarted automatically via the crash handler ('Restart the application and open the recent project') it consumes 100% CPU and is unusable
$ E# T ]' H, X& {dts0100634021 I get GPF when I choose Flip for ripper symbol
k0 ?9 n, |: R4 X" w% Jdts0100634256 crash dialog has some issues on Windows XP Japanese
6 _! T1 s) r1 [1 V( c; Wdts0100634305 Issues with a DxD Diagnostics 'Test: Top Level Name Consistency'- f! I8 S3 Q# N2 @
dts0100634332 Incorrect connections detected by DxD Diagnostics after copy-paste a schematic sheet9 R, r% d' Z+ B0 l, S& Q0 n5 e
dts0100634819 I get DxDesigner is Offline mode when I connect symbol with nets
4 u3 q1 H) K! W, A: i" a) ?, }! Gdts0100635233 DxD Diagnostics fails to fix 'Top Level Name Consistency' error in one pass, @* \# u4 t) ^! X$ @) x
dts0100635581 DxDesigner crashed after nets deletion* v# h/ R3 `5 u o
dts0100635605 I get GPF when I choose Mirror option
/ ^* b4 O2 u( r5 V! ~& `" o, @dts0100635619 I get GPF when I choose Flip option3 ]9 A( e7 v' Q( Z5 p+ |
dts0100635865 I get Error 1287: iCDB database update error: when I press Undo
& z' n) Y r8 T. l6 odts0100635936 Problem with connection when I change size for bus
7 {+ B6 L6 `% Z: o/ j1 \% Ldts0100635972 viewdraw crashes when flipping a bus ripper
9 l! @ Z- `% K( A. Edts0100636130 Japanese menu problem: RMB popup menu of component and Block.
$ [" E' n1 h8 _1 g* [; F$ `3 L/ R ndts0100636316 Propagate Properties Hierarchically locks all the project sheets (locks remains after it finishes)' }! A( W2 z. ^0 e n+ i2 G+ L7 N
dts0100636336 During copy paste scenario, creating new sheet creates it in the wrong schematic.' O* p0 v) K2 R5 |. [+ W" ~4 w9 e
dts0100636675 I get Error 1287: iCDB database update error when I press Undo
! W( f! v5 J1 f8 G/ `6 Ndts0100569325 Copy sheet does not copy block hierarchy when copying constraints is turned off
7 m8 V1 [- D0 y7 O8 E: r+ l! Hdts0100626105 DxDesigner does not undo and error message Error 1296: Duplicate IDs detected# r, v7 k/ X, F) d, U- l, g( |- u
dts0100635209 New DxDesigner Crash Catcher Dialog Details button should be removed
* H" g) r W1 Edts0100634336 DxD crashes after replace when ODBC(Text, CSV) alias doesn't exists.
8 y3 b$ W& l4 |5 X, {6 ldts0100605359 HDL: the Unmap option sends vdel command
7 z9 _5 z' E6 f. p% y4 D* J4 qdts0100608880 HDL: Add zoom in/zoom out options to zoom inside the Waveform window9 I) `7 m/ C) g' h' b9 p! f
dts0100615226 Migrration on design with $ARRAY attribute stops without clear message what is wrong& y# ~: d5 a5 J: m- {) l* r
dts0100615987 HDL: waveform stops displaying values after 100 ns
# g' ]$ K. `/ Y+ }dts0100617492 Using Builtin ports IN and OUT in schematic gets reversed in the generated VHDL code
2 u }* g0 e) P- Wdts0100617927 HDL: the HDL Target Library for HDL Design can be set as the Modelsim system library* d1 i- B/ h/ Z" ]8 `
dts0100620510 HDL: cannot simulate configuration for attached design7 A8 [6 i( I8 m Q; `, D0 q
dts0100621591 HDL Simulation settings. ModelSim executable file should explicitely mention vsim.exe! F5 Y* `- z4 j
dts0100621605 HDL: the path to the external text editor is truncated when it contains space
9 b$ J9 v5 D0 W3 [2 \% edts0100621903 Cumbersome handling of leaf components
" N9 H8 O) }/ F w* E! Tdts0100622290 External Dx-ModelSim Flow: Unable to backannotate sim values into schematic. R) e% C( C6 n2 h/ ]
dts0100625569 HDL: problem with the path to hdl file attached to component/ ]7 J$ v( t" u: `4 H
dts0100625915 Crash when setting the Modelsim executable folder
1 X" L( h0 P* k. C' Hdts0100627635 Setting notepad++ as external text editor and then changing it causes runtime error
' e7 Z+ W) Q1 a4 }dts0100627645 Changing the default external text editor has no affect until DxDesigner is restarted$ B' Q0 E& f* m* [- z' t8 x
dts0100630111 Library is not shown in the HDL Libraries window when it has name with dash "-"
# `9 v. a' X& z6 m/ kdts0100630591 HDL: signal names with signs ~, -, + and space are wrongly exported to vhdl/verilog& o+ e e) I+ q
dts0100631341 Inclomplete simulation macro for Modelsim& t; K, J! ?9 Z7 `
dts0100633001 HDL files are duplicated in the Project Navigator - regression
" I |6 a$ Z; ?6 Pdts0100634318 Cannot set simulation top level when using ModelSim 6.3a SE as internal simulator* j3 t# G7 N; K( u Z% o$ o" B
dts0100635137 The HDL Search Paths entries are doubled each time I export vhd/verilog netlist+ U9 n5 _3 q+ {
dts0100635583 Viewdraw crashes when editing hdl file, but the path to the external text editor is not filled7 i3 Z0 R+ \0 z1 X2 r
dts0100629187 DxDesigner Diagnostics does not fix the attached project., Z* _. D l; }
dts0100632498 MGC_REMAP_RSCM does not work with server:port format
1 ` V' b4 S3 f3 `dts0100620443 I get Error: (521) [Block fghf] Cannot change interface of symbol placed on schematic when I delete for block or net
4 b" n9 A( p7 ^) @1 V* _ h, jdts0100625205 Reference designators for elements from fub in ICT, project explorer and Properties window are displayed incorrectly (U? R?)
# { j" I, f. Odts0100629327 Constraints are lost after rollback in ICE based design# ~, b3 H% }) u
dts0100629380 File->Rollback removes a design from Navigator tree
+ a+ J2 ~9 p3 v3 r8 Y: C9 ldts0100631286 Symbol Update -> Clear All Highlights does not seem to work in ICE documents
# b; e4 r- N* x2 |dts0100631297 RMB menu 'Symbol Update' does not work in ICE based netlist projects; n1 l. L% r* m& I/ K9 O
dts0100631302 It is possible edit Read Only RB in ICE$ v/ Q6 m0 _+ ^ U! U5 p
dts0100592947 DA2DX did not rename the Supply Rename value4 D$ } A/ o$ R( L7 ]
dts0100593885 DXD can not package if a hierarical symbol have vector pins nd the internal sheets have single ports for buss pins
0 q g. W% ?" M5 idts0100600087 few DA hierarchal blocks are translated into Blocks but not into Designs level
* W& [) c9 f% [dts0100596003 DC2DA and DxDesigner need to support LineStyle6-LineStyle16 from Design Capture.
* r7 y* ~: z4 C3 J8 Z0 D4 r6 G% ndts0100630918 "Unable to open Central LIbrary" error message with the "Create local DxD symbols from DC schematic" option enabled
7 e+ |: l! A" h5 \9 @/ b- Vdts0100631073 Translation from DC to DXD causes Duplicate IDs that cannot be repaired using DxDesigner Diagnostics& F' C- ]. ^* Z* V3 }- |* S
dts0100615611 OrCAD Schematic to DxDesigner 2007.5 Translator should have the option to set all colors to "automatic"! C! h: Y& y! @. @. y
dts0100622712 The customer has an Orcad Capture schematic, which he converted to DxD. The schematics look fine, but when he generates the netlist and opens PADS Layout he finds a wrong connection (short-circuit).% @1 |1 x. f. \
dts0100624063 Pin types migrated incorectly; t; {4 `, G6 U3 { ~; J5 L
dts0100625630 Unexpected fatal error occured when there is no path to file in Browse frame) `* p# l( l& D C9 W+ v t
dts0100632606 Specified file is corrupted or incorrect after import ffs file into DxDesigner using LineSimLink
0 Q) `% R1 t: G0 J m+ I: pdts0100633786 Incorrect documentation - Importing from HyperLynx with LineSimLink
" C- ?* x. m5 Qdts0100619566 Export ccz - rotated properties are incorrectly exported0 _! u. n% a; J" ~7 [- s
dts0100619652 DxD Packager dialog has incorrect text
6 H& J2 G; I" j8 H9 e! b9 _dts0100622705 Solaris - File->Export->Analog netlist does not work ]+ \; z6 W: z6 J1 P$ F! S
dts0100624832 [Linux] Viewdraw crashes after Replace part when data source is ODBC compatible.
' G* r) G/ L; _/ ?+ ~/ Jdts0100624912 Add hierarchical property propagation script to the install
4 A0 H- t0 O j. a7 z6 `& c) v1 ]5 Tdts0100625050 Schematic sheet cannot be opened after updating EE2007.3 project to EE2007.5, EE2007.6 OR EE2007.75 T# @& L! I8 ] U* T: R+ U
dts0100626477 <install_location>/2007.8EE/docs/data/DxWDIR.zip design not working6 g I9 z j4 n1 q
dts0100626672 pdbslot crashes DxDesigner
' j7 c5 K5 z/ s3 H% u7 v4 q/ Jdts0100627156 IOD cannot create Design. vipc: Error 1347: Unable to connect to VNSD in vipcInit()! M- M6 ~" o. h X# v
dts0100629663 Crash after double-click on schematic component in Variant View.) `; S& ?/ \1 U4 b5 c
dts0100630994 "Cannot generate Schematic view. Finish or cancel previous operation" message from VM when reuse block is included in Schematic
g% V; V# C* Z3 I& V0 Edts0100632331 Rename "Propagate Hierarchically" command into "Propagate Properties Hierarchically"
X2 g" b4 R; Y9 h5 X, ddts0100632334 Change default properties in Propagate Properties Hierarchically script
F8 m" W! Q4 C5 u( X) Vdts0100632337 Propagate properties Hierarchically icon is not available in the toolbar
6 B* {: D) [7 { s: gdts0100632404 Duplicate IDs detected on opening th design. DxDesigner Diagnostics does not fix the problem permamently.4 h7 \, l! H3 L# J
dts0100632710 Viewdraw crash when generating variant view4 [, K' N3 i9 x) p3 @2 Y7 C- q$ o
dts0100632857 Failed to package ICE design.
8 U4 D I' }* R* s6 `" ~3 ^8 ?dts0100632960 Crash on DxD exit when changes in VM Settings have been made.7 T! V0 r0 e, {4 [* V' u& m5 G
dts0100634277 Packager does not package new components in migrated schematic" S; C3 F" s- x8 o5 G
dts0100634650 Change default property names in prop_reuse_core.vbs script' C0 h9 O0 o E! F1 ?- V- @
dts0100634653 Rename command "Propagate Hierarchically" into Propagate Properties Hierarchically"
i' y5 _) G' E0 `+ ]" d" jdts0100635522 Remove Propagate Through Hierarchy command from Properties window6 Y! s: q. Y2 D8 J# l% k9 @) L
dts0100637029 Dx crashed when I ran Dx diagnostic checker and FA was runnnig# v# g/ r7 Y- w
dts0100637288 I can't set PropThruHier and StopPropThruHier properties in the netlist project9 h5 f b7 U( e; X8 o4 W, V
dts0100539584 Its not possible to rename the design name in the DXD Navigator (only 1 design)
, e1 M+ f& p H+ E" o9 cdts0100625769 Navigator components do not match with page location
8 Y5 Y) J' d! w8 r& fdts0100626019 Nets are visible in the Navigator window after unchecking 'display nets and buses'.
; _9 J4 p) j7 V: Z0 ]) Gdts0100632951 Navigator shows wrong information after renaming a net
9 T: t8 p+ {. x0 y9 Z. v& P8 V. rdts0100635134 Navigator shows an unnamed net after deleting a block$ m) `1 f# a& ^8 A
dts0100635587 Adding new sheet gives incorrect behaviours9 T) I+ h9 A1 M' t" [6 z5 `
dts0100635956 Navigator still shows connections after disconnecting a port
8 i; b& c; i. l$ ydts0100605863 PCBFWD: Customer can not use Arguments in "Customize Tools Menu"
/ I( k4 F9 j- I2 o" idts0100625279 In this testcase (hierarchical ICE project) pcbfwd crashes.
; t2 Q( [8 A( N5 D- Z; m3 c$ G/ Hdts0100630594 Please add PKG_GRP property to the netlist.prp file.- Q. K( w) |& @2 M+ e% [/ P
dts0100630612 Add PKG_LOCK property to netlist.prp
+ y9 _, z3 p' O. W. ~4 Z+ @# Odts0100631001 Wide pin swap does not work in DxDesigner <-> ExpeditionPCB netlist designs( b# R+ Y0 U/ q( P `- y2 w% i
dts0100633309 The pcbfwd fails just after migration - regression8 ?6 f% l3 F- S6 i
dts0100629388 Packager cannot package the new PADS Flow design.$ ]8 x( M r0 f$ M- u
dts0100626765 DxDiagnostic process takes too much time
3 H1 M% t+ B2 Y4 t& cdts0100615088 Japanese menu problem: "File -> Print" daialog has some issues of a Japanese translation.
) h$ j ?0 x' O8 ^4 }4 i: ldts0100632470 Altering size of print preview window causes navigation buttons to disappear* U7 `' t& A7 n- h
dts0100623059 Can not edit Instance Value in Properties Window
; W" \5 U% g& c; ~" Z0 Y! F3 zdts0100623081 Ref Designator value not visible in the Properties addin
; j* H" c* ~2 `dts0100625986 Project was reloaded and Error 1287: iCDB database update error: Invalid parameter was issued to Output dialog after a pipe character | was used in the net name
B: p" D3 n' ?3 Rdts0100626286 Prioperties addin does not allow to use comma character needed to alias nets e.g. A|B,C5 o2 `- }5 N/ N
dts0100627194 Properties addin does not show net / instance names added by ICE (with $ character)
) o" \0 A9 R- ?4 A/ U9 s/ L7 c0 c1 vdts0100631681 [Linux, Solaris] Focus on wrong edit cell in the Properties6 Y+ S+ n+ E( V+ z3 e; |( O& z& z
dts0100631748 Properties addin does not show a name for a bus bit going through hierarchy. X- h% d0 a" y5 B9 s! Z
dts0100636993 Add NETNAME to Global Signal Name mapping in map.cfg file
# m7 U) {( ^ a, Z8 _7 Udts0100620072 Place Reuse Block in Schematic Hangs DxDesigner0 B" `7 A1 J5 I8 R" B
dts0100625913 DxDesigner crashes after change to ICT schematic with Reuse Block
% Z4 E$ F' r- f2 o, qdts0100631979 Duplicate IDs detected after place very simple Logical OnlyReuse Block
0 Q/ y. J$ d1 s% q- m2 Z& t( O( Tdts0100633096 RF: Seg Vio when attempting to send schematic from AWR to DxD using the replace option.
, i& @1 M/ ?/ x- Qdts0100606970 CRM is leaving a net with MST topology but having from-tos
& S+ v7 t" Q& `/ Y+ \2 ^7 M* jdts0100616398 Change page title from "New Objects" to "Text".1 y+ i$ \- |& v# j2 @
dts0100616401 Rename Nets to Nets and Buses* ?1 B+ a2 C) x3 { i
dts0100630588 I get File not found when I choose Settings for netlist project
U% T4 I* t2 |: cdts0100634268 Strange chars in the settings for vhdl/verilog
8 o+ p; }/ Y+ F4 \) T6 ndts0100495671 Strange rounding in millimeters
) h; F( b5 w' q! n: Hdts0100549052 Can not use Japanese font in Symbol Editor.
. B4 K: x% j+ _( s. O' D; gdts0100631373 Unable to Save Symbol: Error UID Manager: Object not found2 E) l3 C) _) \7 h; f, L
dts0100447920 Rules for Open Collector and Open Emitter always display error even if are used in good way; @* ~0 q# C. D" w
dts0100564958 VDRC does not create vdrc.log file if there is no "Log Files" folder i project directory.' f. n; i2 i# B7 D" K
dts0100575820 DRC-201 does not work correctly' z$ N$ m- T. b4 ^! W4 B" w* C0 J
dts0100615921 "Un-loaded net" does not work in the case of "PIN" type symbol.
* j+ R9 J( w2 Q: Sdts0100631988 Cross probing from a drc-103 opens a wrong sheet
# w) x7 P) m* R; }$ D) idts0100635214 Connectivity warning drc-103 is displayed twice for bus members |
|