|
PCIe Gen 3, DisplayPort 1.2, USB 3.0, and SATA 6 Gbit/s PCB Layout General Rule
0 A$ r+ x# M( S1 ~5 o! K& y c/ z7 h7 Y$ C- _# E3 {' `* U* Q
- Maintains 50 Ω ± 15 % single-ended and 100 Ω ± 20 % differential impedance.
- The differential pair must be routed symmetrically.
- The length mismatching within the differential pair should be less than 5 mils (0.127 mm).
- Do not route high speed signals over any plane split; avoid any discontinuities in the reference plane.
- Avoid any discontinuity for signal integrity.
- Differential pairs should be routed on the same layer.
- The number of vias on the differential traces should be minimized.
- Test points should be placed in series and symmetrically.
- Stubs should not be introduced on the differential pairs.
8 g, f. O* P; | U) |" E* f 5 R2 ]- Q6 ]; Y) [+ G# {0 h8 A

+ k8 y- G5 f9 V7 E b& l- q4 E |
|