|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
Layout Guidelines and Topology:1 j3 \; O) ^# }0 g- _
The following are the routing guidelines followed for DDR memory interface section:
+ }* u! ]. x @ J1. Controlled impedance for single ended trace is Z0 = 60 ohm.! E7 _2 z+ {( e4 M9 Q+ ?# |# Y
2. DQ, strobe, and clock signals are referenced to VSS.
$ L5 }9 J% U% E/ |( H; W, [3. Address, command, and control signals are referenced to VDD.4 S7 b8 w0 q3 t% e' V+ \1 k: `
4. The length of address, command, and control signals are matched to clock with +/- 100 mil
5 a% G( o$ C8 `% ?, v O* Ytolerance.2 U3 r8 ~+ X5 k! A4 m6 Z2 C
5. DQ <0..7> & DM signals are length matched with respect to DQS with +/- 100 mil tolerance
9 \% l5 w: } [(byte lane).0 C- A: C" p( K1 }( C/ ^* ^, [; r6 D
6. Each byte lanes are routed on same layer.5 s3 p6 b1 y3 n. y% W8 y
7. Byte lane to byte lane is matched to clock with +/- 500 mils.4 C1 Q' z9 ]7 G6 J
8. CK & CK# are matched with +/- 30 mil and are routed as diff pair with 120 ohm differential
1 k2 a8 t& i& G2 |" @. gimpedance.
2 ]* o; r; | J6 g: ]" [# O% E; ?9. Clock - pair to pair matching tolerance is +/- 30 mil.' q6 w$ b% b: H& w, I9 A
10. Trace to trace spacing is 2X and signal group to group spacing is 3X.8 e* t# @8 e& P
11. DQS signals are routed in the middle of the byte lane (DQ<0..7>).! U1 S! c$ b: C" A
12. Clock trace split point to DRAM is less than 1 inch.
9 b6 N7 A7 y$ @7 h) `; E' v+ |13. VTT and VREF islands are separated with the minimum spacing of 150mils.
4 x. D% [ h# ~14. VTT island width = 150 mil min.; 250 mil preferred.( J0 ~( R9 t" y) o$ p% u) ]' p
15. VREF signal is routed with 20–25 mil minimum trace.; n! P6 E8 D( T7 U j1 G) F) H
15. All signals are routed with minimum of 3X spacing between other signals
# A. W" P; W* V! e% B; ^+ f16. Layer biasing is followed for dual strip layers., V C3 A( j: ^/ c3 X% ?+ X
Figure 1 shows the data bus topology and figure 2 shows the address/control bus topology. |
|