|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
Dear 各位大大 ~~ 在靜態銅箔挖Void的時候,我在Shape Parameters… / Clearances / Pin 設了Default,但在用Void all時,他避開的設定去抓了Thermal / Anitpads的大小,第一次發生這個問題,不知,我是不是不小心設定到那個選項?
1 S: x2 o1 t1 G' A; v: d) T4 O$ k, K- k' p
4 c: S: r/ @& N他有出現下列的訊息 : Q1 X9 M. h* w& u5 ^
0 x/ l* H9 v3 D+ R# {" q8 d
, N6 G5 T5 P3 \6 u; L5 qhape net: ESD_GND) e, c' r+ B8 ]
Parameter minimum area: 0.000001 (sq in)7 i, b% v/ Q( L" g0 K! k
Shape origin: (1950.62 5300.00)
Q+ j" H& q- C2 ~7 U* ~% w Shape area: 0.938494 (sq in)
& a, n/ C: s/ R: l/ C, ~8 K; c; f: m) U1 e# ?* |# e
THE FOLLOWING PADSTACKS ARE BEING VOIDED USING THERMAL/ANTIPADS) u# @2 o9 d. n* v* Y
BUT THIS IS LESS THEN THE REGULAR PAD PLUS DRC SPACING: (voids added anyway), d$ K: g, B' L# b
C73D43 on net N32769935
- M! j* g, O& C3 y/ m$ D C73D43 on net N32769964
5 N' w+ T4 L0 X$ {# c5 J& [ C73D43 on net
$ R) d4 f& }* l: u# k9 H C73D43 on net CVBS4 \9 B# m. T( Z! Q& a. M$ h6 k2 e
C73D43 on net PR
- |5 O( E& t3 d+ R4 O' Q2 R C73D43 on net Y! G% e! Y) M' m" z# U
C73D43 on net PB7 u2 G. G8 {; @+ y, R* Y, f+ R
C73D43 on net AUD_L* z7 ]' z1 b& ]' j2 k# M# d2 _* ]
C73D43 on net AUD_R+ u1 G5 K4 t) b. ~( }! B# e
# H0 h* J0 F; U9 i5 i8 k# K5 {, A7 z: _; q3 M3 l
3 N, ~) W! U7 t" T
) c2 R- ?& }' T: T
|
|