找回密码
 注册

QQ登录

只需一步,快速开始

扫一扫,访问微社区

巢课
电巢直播8月计划
查看: 5363|回复: 9
打印 上一主题 下一主题

Hotfix SPB16.60.008已经发布,附bt种子,求网盘连接

[复制链接]

5

主题

92

帖子

2533

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2533
跳转到指定楼层
1#
发表于 2013-5-2 11:34 | 只看该作者 回帖奖励 |倒序浏览 |阅读模式

EDA365欢迎您!

您需要 登录 才可以下载或查看,没有帐号?注册

x
本帖最后由 紫菁 于 2017-9-14 14:38 编辑 , s/ X8 W2 M7 [+ \  |) i

) C' W7 p$ W9 L* D/ F; x5 u  oDATE: 04-26-2013 HOTFIX VERSION: 008
& s- \0 E* J0 ^; k, z( _* N2 D===================================================================================================================================
+ ~- o9 V0 S; G: ]/ d& }2 P, vCCRID PRODUCT PRODUCTLEVEL2 TITLE
' n- z' a* _! A) T( h- `: n# W===================================================================================================================================  T3 Z3 @8 A. M3 E: I8 r
876711 ALLEGRO_EDITOR GRAPHICS Mouse wheel will only zoom out using Win7 64 bit
" w) Y$ r- T6 q( x" e) W8 K1 F1080386 CONCEPT_HDL CORE Unable to highlight netclass on every schematic page using Global Navigation4 O- ~5 C3 L+ k4 T
1082587 FSP FPGA_SUPPORT Support of Xilinx's Zync device! K4 B$ y7 H" y! R5 V8 I7 \7 L
1105286 FSP DE-HDL_SCHEMATIC FSP crashes while creating board in Schgen if it does not find any available license.
" V- d3 Q5 ]8 d* q/ ~# |- |; C5 t1105461 ALLEGRO_EDITOR DRAFTING Dimension Enviroment deletes Diameter symbol whenever we add anything to Text section
* z. z/ z1 U/ K( Z1105504 PCB_LIBRARIAN CORE PDV on Linux Move pins by arrows does not stop when release arrow key but keeps on running
6 ~& k9 B) b8 d1110126 ALLEGRO_EDITOR GRAPHICS Display Hole displays strange color.
' ]8 _$ @# [, i3 U  X$ b$ P1113518 CIS DESIGN_VARIANT Incorrect Variant information in Variant View Mode for multi-section parts with occurrence
3 H! x- a6 i' v: a# ^0 b1 L1117580 SCM OTHER DSMAIN-335: Dia file(s) error has occurred.
: m2 T3 B+ x! L- P4 g$ k1117845 FSP DE-HDL_SCHEMATIC Schematic Generation fails without a reason
% s1 i8 P3 M8 l2 t1119864 FSP TERMINATIONS Auto-increment the pin number while mapping terminations.
9 G2 x7 Z: T, R9 {, D" ^; ]4 n1120250 ALLEGRO_EDITOR MANUFACT Why is the parameter File altered?; S0 p8 `% Q, [6 F: o6 T7 U# |. o
1120414 ADW LRM TDO Cache design issue
, I: G1 T: I+ G( S0 ~$ G) D1121044 SIP_LAYOUT SKILL axlDBAssignNet returns t even when no net name is assigned to via
! W2 R2 T, z: a1121148 ALLEGRO_EDITOR PLACEMENT Ratsnests turns off when moving symbols with Net Groups
; g* V/ l! Q/ {  k9 z6 W/ |0 c1122440 ALLEGRO_EDITOR DATABASE Cannot unlock database using the password used to lock it
; m( S6 Y; Z2 ]/ G9 g) \: u9 A1122449 ALLEGRO_EDITOR DRC_CONSTR Uncoupled length DRC for diff pair shows different actual length value between show element and CM.
/ ~& K1 K8 o* `2 w7 n  F0 e1122990 ALLEGRO_EDITOR INTERACTIV RF PCB Symbol which is part of Reuse Module cannot be replaced
+ Y" X2 p7 J' Q1123083 ALLEGRO_EDITOR PLACEMENT Saving after mirroring a Place replicate mdd create a .SAV board file.
8 y. s! i, Y( e) M, O2 M1123257 SIG_INTEGRITY SIMULATION some of the data signals at the receiver are not simulatable) u7 C0 x" _9 O: @, W3 z5 E; c  f3 E
1123764 CONSTRAINT_MGR OTHER Allegro crash while importing DCF file5 Y, |- E- H# B4 v: j6 E0 s
1123816 CAPTURE PART_EDITOR Movement of pin in part editor
8 O( y- O% y1 B  i6 z; ]! y$ g9 }0 |1124183 ALLEGRO_EDITOR EXTRACT Output from EXTRACTA gets corrupted with refdes 508 l  H- t) J8 l' w: }
DATE: 04-13-2013 HOTFIX VERSION: 0071 y0 n0 M/ {. O1 w
===================================================================================================================================  I# f' b( ^+ x6 ~' c8 w( |" Z
CCRID PRODUCT PRODUCTLEVEL2 TITLE
# m$ w3 G* k, I! M: }1 J===================================================================================================================================
$ U$ R8 W1 p* X+ r* y" S" e; @1107397 SIP_LAYOUT PLACEMENT Place Manual-H rotates die
' t" R) ]! q* V/ I9 W: {$ T1111184 ALLEGRO_EDITOR PLACEMENT NO_SWAP_PIN property does not work in 16.6
/ ^9 c, R, ^0 s. J9 a1112295 APD DXF_IF Padstacksї offset Y cannot be caught by DXF.+ k5 }+ X; o9 c
1113284 ALLEGRO_EDITOR INTERFACE_DESIGN Rats disappear after moving components7 @/ j$ z4 {& w) G
1113317 CONCEPT_HDL SKILL skill code to traverse design not working properly
, g' D. |6 r) `% I' F! S1 ]; A# ~1115491 ALLEGRO_EDITOR SKILL telskill freezes command window
) H% E1 r; A% D& S: @# \1115625 ALLEGRO_EDITOR SKILL Design extents corrupted when axlTrigger is used.7 O4 l/ ^! V6 G" ^! \) S
1115708 ALLEGRO_EDITOR INTERFACES Export DXF is outputting corrupt data on one layer.! ?" t2 f- d2 ~/ \: f/ r6 P. a7 Q
1115850 ALLEGRO_EDITOR GRAPHICS Text edit makes infinite cursor disappear5 X* G6 H+ E& O
1116530 ALLEGRO_EDITOR MANUFACT Import artwork show missing padstacks
& d: T1 k" h6 g3 E# ?1117498 ALLEGRO_EDITOR DATABASE Why does dbstat flag LOCKED?
( D6 R& d& X4 @' G9 r+ ]* U& L6 w, \) ]1118407 SIP_LAYOUT DIE_EDITOR net connectivity is getting lost when running die abstract refresh+ M% ?1 l- ~+ q
1118413 SIP_LAYOUT DIE_EDITOR pin number is getting changed when running die abstract refresh
3 U' r7 D, |' y- M2 Q$ i1118526 CONCEPT_HDL CONSTRAINT_MGR Upreved design now has Constraint packaging errors- D8 o1 n7 u7 [3 Y0 e
1118830 ALLEGRO_EDITOR SHAPE Performance issue when moving/refreshing shapes in 16.6: F; s. W& m: ?
1119784 ALLEGRO_EDITOR INTERACTIV ipickx command gives drawing extent error inconsistently6 w" Q" o7 ~* I$ h) \! K, h8 R
1120469 SIP_LAYOUT DIE_ABSTRACT_IF use different padstack for different, but look-alike bumps
2 P; G$ H  w0 o9 E( h1120669 CONCEPT_HDL CORE DEHDL crash on multiple replace of hier blocks
7 b' O. U8 [  x" W1120810 ALLEGRO_EDITOR EDIT_ETCH Cannot slide cline segment.
8 O- K! i' \. @( S* \, N: {DATE: 03-29-2013 HOTFIX VERSION: 006
  d# r  a( ]1 s6 m0 g9 ]; b6 n===================================================================================================================================
" [' e- }  A9 X" j/ DCCRID PRODUCT PRODUCTLEVEL2 TITLE
6 \2 N$ b( I. W$ e1 i, C===================================================================================================================================
$ J/ `2 P1 V6 |8 K4 \0 M1 Q, Q' X110139 FIRST_ENCOUNTE GUI Error in Save OA Design form
! j# W) V2 R* U6 d625821 CONCEPT_HDL CORE publishpdf from command line doen not work if temp directory does not exist.4 O1 j8 S" ^; k
642837 PSPICE SIMULATOR Option to disable Bias Points when Primary Analysis in Active Simulation Profile is DC Sweep
$ k( C) G9 @3 e650578 ALLEGRO_EDITOR SHAPE Allegro should do void only selected Shape without "Update Shape".' t- N& f4 t- X. A0 |3 s4 o
653835 ALLEGRO_EDITOR MANUFACT Double character drill code overlaps with "cross" in NC drill legend
% ^5 v, f% S2 l) u3 [687170 SIP_LAYOUT DRC_CONSTRAINTS Shape to Route Keepout spacing DRC display incorrect- z2 J" w3 s$ Z' T! L
787041 FSP DE-HDL_SCHEMATIC FSP Refdes inconsistency when gen schematics
: Z  S+ W6 b8 x825813 CONCEPT_HDL CORE HDL crashes when copying a property from one H block to other
9 k, U5 S: h) f834211 ALLEGRO_EDITOR SHAPE Constant tweaking of shape oversize values is time consuming
7 ^: o1 \0 r( C" j3 Q835944 ALLEGRO_EDITOR OTHER Customer want to change for Jumper symbol by other Alt symbol.
, {/ k2 h( h. c9 L- b868981 SCM SETUP SCM responds slow when trying to browse signal integrity
6 s% ^" K7 |9 i# Y7 t+ C871899 CONCEPT_HDL CORE 'Multiple:' column of Grid window in DE-HDL option is too wide" w8 ^6 u3 p9 y
873917 CONCEPT_HDL CORE Markers dialog is not refreshed4 c$ x' a7 ?; [
887887 CONCEPT_HDL CORE Option to find unconnected Pins/Nets with DEHDL L License& L; a  S) |- D" X, l% a
888290 APD DIE_GENERATOR Die Generation Improvement
8 L7 S) k3 M* \% Z& q892857 CONCEPT_HDL CORE packager treats R? as a unique reference designator
. D, V* c: M! c. L5 D7 C! f& R902908 PSPICE SIMULATOR Support of CSHUNT Option in Pspice
& J) b5 M& O  ~& U9 j6 ?908254 ALLEGRO_EDITOR INTERACTIV Enhancement request for DRC marker to have a link to CM
' z2 q# L8 L8 I* H5 a& b7 v922422 CAPTURE NETLIST_ALLEGRO Netlist errors when using mix of convert and normal symbols* ]3 ]; V3 q! E; q& w
923361 ALLEGRO_EDITOR INTERACTIV Stop writting PATH variables in env file if no modifications are done using User Preferences5 Z* J; x. Q/ ?% K4 [( [
935155 CAPTURE DRC No any warning messages listed in the On line DRC window even executed "Check & Save" to on line DRC
4 v2 A* Y/ r; j3 }$ A945393 FSP OTHER group contigous pin support enhancement* K: E/ h& o& i) x$ Z$ u
969342 ALLEGRO_EDITOR DATABASE Enhanced password security for Allegro database  [8 E8 x9 J+ S% r+ {, T
1005078 CAPTURE ANNOTATE Copy paste operation does not fill the missing refdes
7 `- C' [* y1 n0 h) [0 J1005812 F2B BOM bomhdl fails on bigger SCM Projects! N8 @; m5 X; [% M5 L0 X$ {
1010988 CAPTURE OPTIONS ENH: ADD ISO 8601 Date Time format to Capture0 W$ p  N% w4 p9 V- H, O4 H! |
1011325 ALLEGRO_EDITOR PLACEMENT Placement replication creates modules with duplicate names
7 Q. s# x6 i8 e+ E" M8 x0 A1016640 ALLEGRO_EDITOR PLACEMENT Error/Warning Message for not finding or unmatched mechanical symbol or fiducials or which are not on a net
8 G* d, m8 L# {1018756 CONCEPT_HDL CONSTRAINT_MGR Match Groups with Pin Pairs are not getting imported into the schematic CM during Import Physical
- ?* B8 W( E  T5 E. @- E1032387 FSP OTHER Pointer to set Mapping file for project based library.6 B9 U! F5 o$ W# G
1032609 FSP IMPORT_CONSTRAIN Import qsf into FSP fails with їLL PLL_3 does not exist in device instanceї
- T6 B' n3 _5 V# h; h. \( w3 G1040678 ALLEGRO_EDITOR MANUFACT Text spacing is inconsistant for top and bottom SM layer in xsection chart2 x5 d$ E6 u; I, Q2 |/ {
1042025 APD WIREBOND Order placement of power rings for power/ground rings generation with using Perform Auto Bonding
6 k* Q# S8 t7 \1045500 CONCEPT_HDL CORE Why Search results does not display the correct Physical Pages.
# n/ B* _* ]% A  j- J$ R# S1047259 CIS EXPLORER Sorting in CIS Explorer is not Numeric even for columns which are of Numeric data type
' c+ s. C% p7 L: h* z7 ~1047756 CAPTURE NETLISTS Not adding user defined properties in netlist generated by orDump.dll5 |7 e7 F4 y! ^5 B8 ~: N* k! G  ]& O# S0 C
1052455 RF_PCB DISCRETE_LIBX_2A RFPCB IFF Export to fix port direction for ADS for footprint having the same pin rotation* ~+ F7 H! w: m. y. b6 K
1054314 CONCEPT_HDL CORE Zoom of custom text is different from other schematic objects" A. L+ N6 P. f- \0 K) U* G, ^
1061529 CONCEPT_HDL CORE Space can be included in LOCATION value and cannot be checked by checkplus) h( g- o3 k( P4 U  l4 a
1064035 CONCEPT_HDL COMP_BROWSER Component Browser crashes on part number search using a library containing >23K parts6 G$ f% }$ D8 [5 @
1064604 ALLEGRO_EDITOR MANUFACT Enh - Include ability to add slot notes to designs" e0 M3 `  S. Y# @# C6 q
1065636 CONCEPT_HDL OTHER Text not visible in published pdf, @% G& F9 k; _0 P: V
1065843 CIS PART_MANAGER time stamp on library from different time zones triggers part manager lib out of date warnings
: u; B0 `6 b* d, r) D1066701 ALLEGRO_EDITOR OTHER Missing padstack warnings not in Symbol refresh log summary
- g" I. L. s; H3 o% A. t4 G; t$ I1067283 SCM PACKAGER ALLOW_CONN_SWAP does not work for lower level schematic parts
  m& L9 E# A: X1 E; F1067400 CONCEPT_HDL CORE ERROR(SPCOCD-171): Port exists in symbol but not in the schematic
  n! X9 T' ^) F  U4 @, o1068878 CONCEPT_HDL CORE Rotating symbol causes the pin name to be upside down# c" K; a' _4 o$ l% _
1069896 ALLEGRO_EDITOR EDIT_ETCH Cline changes to arc when routing even when Line lock is set to Line 45$ t6 b% L8 n- v+ n! r- o
1070465 CONCEPT_HDL CORE Why does ConceptHDL crash on renaming a Port Signal% s& X0 q- H2 E  U% j1 k7 K
1071037 PSPICE SIMULATOR Provide option to disable Index Files Time Stamp Check
! r& i: O0 a0 o* z, ~. c; X0 u1072311 CONCEPT_HDL OTHER Schematics are incorrect after importing design., `: o1 `* X6 F! o1 \) |) ?7 x
1072691 CONCEPT_HDL CORE Customer has the crash from Run Script of DE-HDL 16.51 again(#3); {5 ?5 W. Y1 S) v/ [, p& j
1072859 SIP_LAYOUT DIE_EDITOR padstack selection window crash from Die Editing: Component editing of Co-Design Die
$ N, C$ O3 G: [1 a4 a1073354 CONCEPT_HDL CORE Bubble defined on symbol pin is not visible on the schematic
3 q  M! _: X6 H& w5 j( Y1073837 ALLEGRO_EDITOR GRAPHICS Some objects disappear on ZoomIn ZoomOut6 G' e8 ]9 \2 j# {# K( s* f
1074243 ALLEGRO_EDITOR GRAPHICS Allegro WorldView window does not always refresh after dehighlight of objects
* l" m' ^2 F$ x1 R4 f1074606 ALLEGRO_EDITOR INTERACTIV Enh - Cosmetic change in Filter Option UI of Replace padstack to indicate multiple pin entry format; c0 C' ]6 b6 [
1074794 ALLEGRO_EDITOR REPORTS add commonly reguested via reports to Allegro and ICP reports. Via per net, via per layer per net
3 a" O/ V+ q3 ~2 r' m1075587 CONCEPT_HDL PAGE_MGMT Unable to insert page in schematic" H7 W* u* G- Y  h
1076117 PSPICE PROBE Copy & Paste text/label in probe window changes font size and later gets invisible! ]6 ?/ I- S1 a* d: a. s1 S( d  C
1076145 SIP_LAYOUT DIE_ABSTRACT_IF Issue message in Add Codesign and Refresh Die Abstract if Pin Numbers from Die Abstract exceed 31 chars.8 g9 _+ ^) q* A* s% U
1076566 ALLEGRO_EDITOR EDIT_ETCH Sliding diff pair cline that has a min/max prop rule displays the HUD meter inconsistently.
( j- o0 E4 E! z" P& t2 f1076604 ALLEGRO_EDITOR SHAPE Sliding via in pad corrupts surrounding shape and generates false DRC Errors) Q, K/ H2 I. Z4 r2 u
1076820 SPECCTRA FANOUT Fanout fails to stack vias in bga pads.
+ A* e: s6 W, ]+ j% C1076868 ALLEGRO_EDITOR PARTITION Symbols become 'read only' inside a design partition, n' S( ]8 A4 {  n
1076879 GRE IFP_INTERACTIVE Plan Column should not be present in Visibility tab for Symbol Editor
" ]9 i: \% l% Y! G2 E) y! ~1076898 CONCEPT_HDL CORE User can not increase logic grid size value continuously using Up button on Design Entry HDL Options- _! |" I* z5 V  D
1077026 CIS LINK_DATABASE_PA fonts changes while linking db part in 16.5/ x- S( Y# q% V5 H% a* I* E' O6 E* H
1077187 ALLEGRO_EDITOR DATABASE DBDoctor appears to fix database but nothing is listed in the log file.
) s. `; H! C. ~9 E# }6 l1077527 CONCEPT_HDL CORE ConceptHDL net with name U cannot be found using Global navigate
8 P5 x+ j* d' O6 i/ l% z0 O1077621 CONCEPT_HDL CORE DEHDL crashes when saving page 3
0 s/ Y9 _* M: `6 \1078270 SCM UI Physical net is not unique or not valid
! m/ ~2 @1 |7 i$ j9 g1079616 CONSTRAINT_MGR CONCEPT_HDL Packager error in 16.5 which is resolved when system is re-booted
( D. e" |' g  [: _* O1079821 CONCEPT_HDL CORE Project Setup does not respect $TEMP variable for temp_dir and creates a directory in project calle
& z4 b( s6 U9 _1 O( f: n% s% G1080142 CIS CONFIGURATION peated entries in Allowed Part Ref Prefs
" |& H. V' b0 u. E* H0 F9 K. ^; J1080207 ALLEGRO_EDITOR INTERACTIV Separate the 2 types of SOV violations."Segments over voids & Segments with missing plane coverage"
' \, x+ i: O, _' N1080261 PSPICE SIMULATOR Encryption support for lines longer than 125 characters
3 {) j, _+ F) F+ r1080336 CONCEPT_HDL CORE Backannotation error message ehnancement6 t( a( t, A6 M9 E% u
1081001 ALLEGRO_EDITOR PLACEMENT Package boundary is not visible while manually placing a component when using OrCAD license8 C. O+ h* K  f- m- a0 n2 j
1081237 ALLEGRO_EDITOR PLACEMENT Place replicate > apply does not apply component pin properties stored in .mdd+ B$ L4 y8 G1 N0 x
1081284 MODEL_INTEGRIT TRANSLATION Space in the file path will create a bogus error/ [5 n+ M0 _2 X5 H
1081346 ALLEGRO_EDITOR INTERACTIV With Place manual, rotation of the symbol is not updated.- l" R" {. Z& e- R8 O- R5 N
1081760 FSP CONFIG_SETTINGS Content of їFPGA Input/Output Onchip terminationї columns resets after update csv command% `( [7 n4 N5 b! Q# c1 o
1082220 FLOWS OTHER Error SPCOCV-353
! y8 B- e$ f) b. p9 h1082492 ALLEGRO_EDITOR PLACEMENT Place replicate create does not highlight symbols.- o  J) u, O& B2 D8 U
1082676 ALLEGRO_EDITOR EDIT_ETCH HUD meter doesnot display while sliding / add command
/ K# W6 z8 y+ j1082737 CAPTURE GENERAL The їArea selectї icon shows wrong icon in Capture canvas.
# g  b- S/ I" i2 e1082739 CAPTURE OTHER The product choices dialogue box shows incorrect name
8 e* V4 p" N7 T1082785 CONCEPT_HDL CORE DE HDL should clean the design with non sync properties in some automated way7 I# i( U  s9 v8 Y( s' W
1083761 CONCEPT_HDL OTHER AGND text missing from PDF Publisher
( {4 j* A- r- S( |' y5 G1083964 CONCEPT_HDL OTHER Do not display Value and other attributes on variant parts which are DNI
. k4 \/ K. R$ e, S5 x1084023 PSPICE MODELEDITOR Model Editor is slow/unresponsive while opening a Model by double-clicking on .lib file
4 O$ s* m  Z4 e& i; P4 p1 R) }* J1084178 ALLEGRO_EDITOR SHAPE Spike create on dynamic void.
$ z8 G) [; o# r& h2 f  W3 z1084637 ALLEGRO_EDITOR INTERACTIV Enhancement: Pick dialog should automatically be set to enter coordinates' m+ a5 |; [/ l1 {0 c' }) q
1085010 CONCEPT_HDL CREFER Crefer crashes if the property value in the dcf file has more than 255 characters4 G) F1 K  G. m% i& A
1085347 CAPTURE SCHEMATIC_EDITOR Replace cache results is loss of net graphic changes.
- [7 q9 |( I+ V7 L9 K# g1085522 ALLEGRO_EDITOR INTERACTIV Allegro add angle to Display->Measure results
. u8 J2 u# s  S2 c8 }0 o1085791 CONCEPT_HDL CORE Publish PDF can not output Constraint Manager properties into PDF file.  r! c+ @7 y1 ~& I* h
1085891 ALLEGRO_EDITOR INTERACTIV about DRC update6 a) a! e' P( T/ V$ g
1085990 CAPTURE DRC B1: "ERROR(ORCAP-2207) Check Bus Width Mismatch" should be INFO6 r" f0 [! K, w* S% b
1086514 CONCEPT_HDL COMP_BROWSER Component Browser placement restrictions not working$ I) P! z5 {6 B
1086576 CONCEPT_HDL CHECKPLUS CheckPlus hangs when running Graphic rules.& r7 M+ ~9 I$ p5 O
1086671 PSPICE SIMULATOR SPB16.6 pspice crashes with attached design- U8 I; n3 r( D+ I4 v$ }! t7 D
1086749 ALLEGRO_EDITOR MENTOR mbs2brd: DEFAULT_NET_TYPE rule is not translated: b; c! a' M) y& ^7 V
1086886 CAPTURE PROPERTY_EDITOR "Is No Connect" check box in property editor doesn't work for power pins
! z$ W. t; F" K% w0 Q1086902 CONCEPT_HDL INFRA Problems occurred while loading design connectivity- F2 s& |' ^! a7 B5 l9 h
1086937 PSPICE ENVIRONMENT PSpice Color map getting doubled leading to crash after colors are modified number of times.. C) k' V8 l; ]% B
1087221 CONCEPT_HDL OTHER Part manager could not update any parts.
+ @5 r9 ^1 B4 B" `1087223 CAPTURE CROSSREF Cross Probing issue when login into system with user name containing white space: V3 T. `$ r. {3 |5 W
1087295 SIP_LAYOUT EXPORT_DATA Enable "ackage Overlay File for IC" for concurrent co-design dies too) U7 a1 Z$ V( A2 Z; ]7 r2 G
1087658 CAPTURE PRINT/PLOT/OUTPU Lower level design pages are getting print twice
! P* U1 B3 @4 A  y3 B7 }1088231 F2B PACKAGERXL Design fails to package in 16.51 d0 L7 Y/ ^$ X- `9 D6 V' w
1088252 CONCEPT_HDL CORE Menu commands grayed out after Save (with 16.5-s035) when launched from ASA., _$ T5 m6 x1 n, Q+ R
1088606 ALLEGRO_EDITOR INTERACTIV Pin Number field do not support Pin Range for Symbol Editor) A1 ~$ t6 R5 c% O
1088983 CONSTRAINT_MGR CONCEPT_HDL Units resolution changed in 16.6 Constraint Manager
2 M8 c# G5 ]: r: p% |( h1089017 ALLEGRO_EDITOR SHAPE What is the cause of the shape not filling?4 D; u" L& C2 R
1089259 SCM IMPORTS Cannot import block into ASA design& L  L! O/ p! a. g$ I0 p4 N# y
1089356 SIP_LAYOUT DIE_EDITOR Distributed co-design : launching die editor taking more than an hour to bring up edit form! G3 t9 ]1 a: t2 J3 Q
1089362 PSPICE STABILITY Pspice crash on pspice > view simulation result on attached project) x. ]$ ~# _0 Y; s3 r
1089368 SCM OTHER Can't do Save - cp: cannot stat ... No such file or directory
/ w0 C: t, }, N$ d* i0 a$ S# |) Y1089605 CONCEPT_HDL CONSTRAINT_MGR Power net missing from the CM opened from DEHDL Schematic editor.) Q5 D* e% r, S$ \
1090068 ALLEGRO_EDITOR SHAPE shape priority issue in SPB165
* g! }: R5 [+ [( I- v1090125 ALLEGRO_EDITOR DATABASE Q- The rename resequence log file is not giving correct message.
! j$ [' h# S" ~# V$ u$ B4 k' ^1090181 GRE CORE AiDT fails for the nets with errors SPGRE-21 & SPGRE-22
+ `" g( V! f9 V2 |% U7 |5 I' _+ j1090930 CONSTRAINT_MGR CONCEPT_HDL DEHDL-CM does not retain customized worksheet.' b/ f" K% }, s  T; j6 t' W/ Z: o
1091335 CONCEPT_HDL OTHER Color change cannot remain in some situation.6 ^+ `& Y, ^1 T) I
1091347 CAPTURE TCL_INTERFACE The Project New link on Start Page doesn't work when Journaling is enabled
5 B/ S  g4 {+ U) x4 E$ \1091359 CAPTURE GENERAL Toolbar Customization missing description! Z. f: P6 M, D3 b
1091662 CONCEPT_HDL CORE Incorrect behavior with the SHOW_PNN_SIGNAME directive5 L( p- V( J' M( m1 }* a
1091714 CAPTURE PART_EDITOR More than one icons gets selected in part editor at the same time. o* F# e3 k# A& Z- J7 w9 P
1092411 CONSTRAINT_MGR INTERACTIV In v16.6 CM multiple net name selection under net column is not working as in v16.58 l6 N4 o9 q+ Z* Q$ Q% @
1092426 CONCEPT_HDL CORE Getting ERROR(SPCOCN-1993) while saving a Hierarchical Design! A+ W# I9 R3 o( D0 V) j. ?3 n
1092874 CONCEPT_HDL CORE DEHDL wire short during move not detected with check enabled
3 n/ _. L$ C3 t& T# v4 s1092882 ALLEGRO_EDITOR EDIT_ETCH AICC should be removed from orcad PCB Designers design parameters
% O4 I; @6 }) ~6 Y: ^8 D1092918 CAPTURE GENERATE_PART Generate part functionality gives no/misleading information in sesison log in case of error2 Q. G3 \  G1 h: r/ ]: x
1092933 CONCEPT_HDL OTHER PDF Publisher saves the pdf generated in the previous project folder
3 e. A, s  E6 z  q- Y8 o; B1093327 CONCEPT_HDL OTHER Getting error SPCODD ї 369 Unable to load physical part in variant editor5 Z2 Q9 S" {" v8 z+ Z" X& p
1093391 CONSTRAINT_MGR OTHER Setup > Constraints > (domain), doesn't open correct worksheet with OrCAD PCB Editor Professional license." ?" v' ~0 r+ J; T
1093886 SPECCTRA HIGHSPEED Pin delay does not work in PCB Router when specified in time
* f+ e7 K0 c( t8 O0 s1094223 CAPTURE PROPERTY_EDITOR CTRL+S does not work in Property Editor but RMB > Save.8 n1 Z) P" m* g% G
1094513 CONCEPT_HDL CORE How to display $PNN for which SIG_NAME is not visible?9 m; Q+ Q, ]/ [
1094611 CAPTURE PROPERTY_EDITOR E1: 'Tools->Update Properties' should list parts which are present in .UPD, but not schematic
' a8 b7 i: l: H( B8 [1094618 CONCEPT_HDL INFRA Unable to uprev the design in 16.5% b5 J( ~5 h1 ^! e+ w* T) g4 B
1094867 CONCEPT_HDL CORE Page Up / Down Keys are hard-coded assigned to Next /Previous Sheet
& ?2 K) U1 S+ q" Q1095449 SIP_LAYOUT LOGIC Allow netlist-in wizard to work on a co-design die: K- e" I0 }3 o0 s/ D) _
1095701 CONCEPT_HDL CORE Replace part in replicated block only preserves the Refdes in 1st instance of the replicated block
& l7 a- D0 k5 W1095705 CONCEPT_HDL CREFER Cref_to_list not updated on repl icated blocks in 16.5 release worked fine in 16.3
' C' n- v$ S/ G) f  m. o/ h1095861 F2B BOM Using Upper-case Input produces incorrect BOM results( l: E/ B+ b: p) D& Z3 |4 K( {% \$ }$ N
1096318 ALLEGRO_EDITOR INTERFACES IDF import not removing MCAD tagged objects during import* ?" z  @/ C  V3 Q" T
1097241 CONCEPT_HDL CORE Concepthdl - zoom in to first object in Find result automatically0 G1 ~! G  g& C/ B0 U9 g
1097468 ALLEGRO_EDITOR INTERACTIV Need ability to hilight and assign color to vias/ r; }+ _/ q8 s+ n/ G; o6 a
1097675 CAPTURE ANNOTATE Enhancement:Option to have Incremental reference Update to be checked at all times when we click on Tool>Annotate
! A2 r9 f- E( L$ z# x1099151 SIG_INTEGRITY SIMULATION All Neighbor crosstalk numbers reported when there are no aggressors
( x, L& h; w$ F9 Y3 e7 v  G# ]1099175 CONCEPT_HDL CORE CPM directive that enables the Command Console Window in DE-HDL# H% J: q4 ]' Y" x  H' Y$ [7 b7 x/ n
1099838 CAPTURE TCL_INTERFACE TCL library correction utility is not working correctly.
6 h4 M% D: x/ k; L3 I$ u1099903 ALLEGRO_EDITOR PLACEMENT Mirror and rotating component places component mirror side
- L* d' d" H6 l  G& Z/ c+ L7 \1099941 ALLEGRO_EDITOR PLACEMENT Problem in rotating bottom components when using Place Manual or place manual -h command
* Y0 j* Y; _7 v6 H- P* `1099998 CONCEPT_HDL CHECKPLUS CheckPlus marker file not locating signal when signal name includes the # character.- J. E4 g/ u7 X- m& z) I6 ?
1100018 CONCEPT_HDL COPY_PROJECT CopyProject gives errors about locked directives" G) @7 T5 @3 {! x) P) |3 _- w
1100449 ALLEGRO_EDITOR ARTWORK Pad with Net_short property and shorted to shape supressed wrongly with Pad Supression in Artwork
" p& C6 G0 n9 G5 `3 H1100758 CAPTURE LIBRARY Import properties does not update pin numbers of multi section parts
2 r# |* u- X/ A! `- L& X1101009 CONCEPT_HDL CORE Cursor stays as arrow after performing File > Save Hierarchy
! W1 T  a) E  l; G1 {1101497 ALLEGRO_EDITOR UI_FORMS Allegro PCB Editor crashes using attached script when working with RF PCB Clearances.# g5 J' X, t- v+ [) i5 }! C) n
1101813 SIP_LAYOUT DIE_ABSTRACT_IF Support die abstract properties
; E' g  z. n! w% S  q. d3 ]1102531 ALLEGRO_EDITOR GRAPHICS Allegro graphics distortion infinite cursor 16.69 g$ o% }4 A* @
1102623 ALLEGRO_EDITOR SHAPE Strange void around the pad! w9 |' g9 n6 `7 K, v
1103246 FSP FPGA_SUPPORT New FPGA request - Arria V - 5AGXMA1D6F31 - IN2P37 N! l; X( N# [; i* I9 n6 h3 O
1103631 MODEL_INTEGRIT OTHER Model Integrity license when using orcad" C6 O6 h% p' j+ D' ^2 ~
1103703 F2B DESIGNSYNC Toolcrash with Design Differences3 k, h) f2 R3 R4 x+ {$ H
1103712 CONCEPT_HDL COPY_PROJECT Copy Project crashes on customer design attempting to update symbol view
0 f2 M4 i. _3 Q+ Q- M$ A1104068 CAPTURE DRC "Check single node connection" DRC gets reset in 16.6
" H/ X* q% {! V0 |9 H) i, u1104121 PSPICE AA_OPT їarameter Selectionї window not showing all the components : on WinXP
& T5 i1 }9 B$ j& m7 y/ N1104575 CONCEPT_HDL CORE Allign does not allign offgrid symbols correctly/ I( h7 d4 f, d! r7 Y9 l! \2 _' h
1104727 CONSTRAINT_MGR SCM Net Group created in sip does not transfer to SCM2 U  X% o% O  k) G9 h% C
1105128 CONSTRAINT_MGR DATABASE Import dcf does not clear out user defined schedule.
" S% ]/ K3 v* O, |1105195 SIP_LAYOUT WIREBOND Request that Tack points default to a "fixed" position after Generate Bond Wires.
! O( C8 ^6 a' u3 ]2 w! _0 O) B- Y* N1105249 ALLEGRO_EDITOR OTHER PDF out--- component user defined prop doesn't list the prop selection form# R/ |6 |, \6 g: }1 v
1105443 PSPICE AA_OPT Parameter selection window in optimizer does not list param part0 j8 X" o4 p% E
1105818 ALLEGRO_EDITOR INTERACTIV Menu-items seperators are clickable and menu goes away when clicked4 |1 O; i1 D$ U9 O. Q& k" U! ~
1105822 ALLEGRO_EDITOR SCHEM_FTB Netrev failing with compact pin syntax
/ `* @# ]: p) z7 y. S0 Z1105993 SIP_LAYOUT LOGIC Import netlist no longer works with co-design die in SiP 16.6
- P1 Z- q9 e" A% F, j+ [3 k1106332 SIP_LAYOUT OTHER sprintf for axlSpreadsheetDefineCell writes characters in upper case only
# H6 m# g6 k8 J) w1106786 CAPTURE SCHEMATICS Bug: Pointer snap to grid
) z( t2 f8 C3 [" K& W2 q1107132 FSP OTHER Altera ArriaV (5AGXMA5GF31C4) support.
: C5 G, j5 H+ ]* Z0 q$ p1107151 ALLEGRO_EDITOR ARTWORK Shape filling removed when changing artwork format to RS274X in Global Dynamic Param7 |6 k4 S- |. u4 u% `$ n$ o
1107237 SIP_LAYOUT WIZARDS Updating a Die using the Die Text In Wizard will error out and not finish& i0 |7 u1 q' K  f# K% y! J, }$ t
1107371 ADW COMPONENT_BROWSE ADW preset Warning filter is spelt incorrectly. (Wraning).
' R" ~4 f) \' z; m) f3 e1107599 CAPTURE STABILITY Capture 16.6 crash when trying to invoke
, }% j5 T& c3 I7 E4 J1108118 ALLEGRO_EDITOR OTHER PDF Publisher pad rotation messed up with flashed pad.
& z6 ?5 u# R- V' [9 H1108574 ADW COMPONENT_BROWSE LifecycleStatus functionality does not work when in Metadata mode. Work correctly in PPT Mode& z2 N- n3 @, o) B4 I' ]
1109095 SIP_LAYOUT WIREBOND Bondfinger move in hug mode create drcs
( s: y' X+ ?. M$ _) f1109113 ALLEGRO_EDITOR DATABASE Allegro Netrev crash with SPB 16.6
2 ~8 Z5 e, k* x7 ?. V1109622 SIP_LAYOUT DATABASE In a wirebond design, the ratsnests with 'Closest Endpoint' should not point to the die pins.: E& ?5 P! |: }3 }% w
1110077 ALLEGRO_EDITOR DRC_CONSTR Duplicate Drill Hole DRC's are not shown for Pins overlapped in same symbol unless "Min metal to metal" DRC is turned ON
: h: E' g. Y0 f; P  s  q' g8 h0 o1110256 ALLEGRO_EDITOR SHAPE Auto void on dynamic shape is not correct in 16.6" Q3 u0 K. P' a$ {- P
1110264 RF_PCB FE_IFF_IMPORT IFF Import in DEHDL has component offset( |& {* x& }: u2 X9 K2 P# B
1111226 ALLEGRO_EDITOR DATABASE Name too long error with Uprev command when output file name exceeds 31 characters
. K, j( ~, Z. O. Z0 \2 U1111234 ALLEGRO_EDITOR MANUFACT Double digit drill character overlaps with figures triangle, hexagon and octagon in NC drill legend2 ^8 {. a+ \5 R0 G. N0 n
1112431 SIP_LAYOUT COLOR Frequent crash while working with latest version of CDNSIP3 F4 N% B0 L) l( ~2 |8 `' @
1112493 ALLEGRO_EDITOR DATABASE Customer does not like 16.6 Ratsnest points Closest Endpoint% Z4 H$ J# j. u# E: T# V
1112774 GRE CORE Allegro GRE not able to commit plan after topological plan
5 `" w* r) [: W  N6 j6 W# `2 \- T1113908 ALLEGRO_EDITOR COLOR Dehilight command fails to remove highlight pattern on a cline, without removing net custom color.' c' w& R7 o2 E8 w  s- T2 v
1114815 ALLEGRO_EDITOR OTHER Q1: Switchversion error when reading -fa file
! S& R. ~# ~8 V! {' R9 G& n+ ]1114994 ALLEGRO_EDITOR DATABASE Getting an error after upreving components to 16.6
" u$ z7 {$ [2 a8 ]3 l
游客,如果您要查看本帖隐藏内容请回复

评分

参与人数 1贡献 +4 收起 理由
interrupt + 4 很给力!

查看全部评分

分享到:  QQ好友和群QQ好友和群 QQ空间QQ空间 腾讯微博腾讯微博 腾讯朋友腾讯朋友 微信微信
收藏收藏 支持!支持! 反对!反对!

2

主题

56

帖子

440

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
440
2#
发表于 2013-5-2 13:18 | 只看该作者
感谢分享,呵呵。% _1 R( i" N( \

0

主题

16

帖子

926

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
926
3#
发表于 2013-5-2 23:38 | 只看该作者
最新的补丁包含了之前版本的补丁内容吗?

4

主题

257

帖子

702

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
702
4#
发表于 2013-5-3 12:02 | 只看该作者

5

主题

92

帖子

2533

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2533
5#
 楼主| 发表于 2013-5-3 15:23 | 只看该作者
l81004666 发表于 2013-5-2 23:38
; _8 A6 J1 @& z0 R9 q最新的补丁包含了之前版本的补丁内容吗?

3 X& t! f7 k; r% s5 r包含,只需装最新的补丁就行。

0

主题

16

帖子

926

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
926
6#
发表于 2013-5-4 08:56 | 只看该作者
谢谢

98

主题

1043

帖子

5951

积分

五级会员(50)

Rank: 5

积分
5951
7#
发表于 2013-5-6 08:43 | 只看该作者
谢谢,ding

3

主题

157

帖子

2697

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2697
8#
发表于 2013-5-7 09:25 | 只看该作者
更新的好快呀。。。。。。。。。

0

主题

37

帖子

117

积分

二级会员(20)

Rank: 2Rank: 2

积分
117
9#
发表于 2013-5-14 15:10 | 只看该作者

. t. Y3 Y) `, B+ ^" D感谢分享,呵呵。 百度网盘已经被干掉了

24

主题

419

帖子

542

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
542
10#
发表于 2016-2-12 15:42 | 只看该作者
谢谢分享
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

推荐内容上一条 /1 下一条

巢课

技术风云榜

关于我们|手机版|EDA365 ( 粤ICP备18020198号 )

GMT+8, 2024-10-23 17:25 , Processed in 0.068814 second(s), 35 queries , Gzip On.

深圳市墨知创新科技有限公司

地址:深圳市南山区科技生态园2栋A座805 电话:19926409050

快速回复 返回顶部 返回列表