找回密码
 注册

QQ登录

只需一步,快速开始

扫一扫,访问微社区

巢课
电巢直播8月计划
查看: 5365|回复: 9
打印 上一主题 下一主题

Hotfix SPB16.60.008已经发布,附bt种子,求网盘连接

[复制链接]

5

主题

92

帖子

2533

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2533
跳转到指定楼层
1#
发表于 2013-5-2 11:34 | 只看该作者 回帖奖励 |倒序浏览 |阅读模式

EDA365欢迎您!

您需要 登录 才可以下载或查看,没有帐号?注册

x
本帖最后由 紫菁 于 2017-9-14 14:38 编辑 : ~: E; n- w1 K+ W9 u* ]

/ f) V& k. b" H2 N3 z$ `! tDATE: 04-26-2013 HOTFIX VERSION: 0085 f$ e! d  Y* A. [
===================================================================================================================================
1 f0 r  o- Z6 Q3 R1 qCCRID PRODUCT PRODUCTLEVEL2 TITLE
' }0 ?& j9 Q/ V/ c, f===================================================================================================================================
$ T1 ^0 i2 r, m( V876711 ALLEGRO_EDITOR GRAPHICS Mouse wheel will only zoom out using Win7 64 bit; v+ v# G- B: F$ ^- l5 _. [, z" R
1080386 CONCEPT_HDL CORE Unable to highlight netclass on every schematic page using Global Navigation1 R" x& V. {+ g" C$ I, G+ |
1082587 FSP FPGA_SUPPORT Support of Xilinx's Zync device
. A( E& P% H/ y9 j% L6 u, i1105286 FSP DE-HDL_SCHEMATIC FSP crashes while creating board in Schgen if it does not find any available license.
& k) d. x( d! x1 l2 ?) C7 c1105461 ALLEGRO_EDITOR DRAFTING Dimension Enviroment deletes Diameter symbol whenever we add anything to Text section
1 C1 w2 s3 R( [9 Q; b& x1105504 PCB_LIBRARIAN CORE PDV on Linux Move pins by arrows does not stop when release arrow key but keeps on running
  h& P' G4 P: s/ B; L1110126 ALLEGRO_EDITOR GRAPHICS Display Hole displays strange color.
6 g7 A: R$ d8 @1113518 CIS DESIGN_VARIANT Incorrect Variant information in Variant View Mode for multi-section parts with occurrence# E6 A! \2 o5 W6 _" W. O& n$ \
1117580 SCM OTHER DSMAIN-335: Dia file(s) error has occurred.
' g. z# c1 t* j8 N1117845 FSP DE-HDL_SCHEMATIC Schematic Generation fails without a reason4 G7 u% W/ q* `* i. L
1119864 FSP TERMINATIONS Auto-increment the pin number while mapping terminations.
) i" q$ [7 I2 q! m: m' F3 S1120250 ALLEGRO_EDITOR MANUFACT Why is the parameter File altered?- j5 n" d1 i. p. @8 M
1120414 ADW LRM TDO Cache design issue0 ?8 M0 q' b  k8 k0 b
1121044 SIP_LAYOUT SKILL axlDBAssignNet returns t even when no net name is assigned to via0 B/ @" P3 H& q
1121148 ALLEGRO_EDITOR PLACEMENT Ratsnests turns off when moving symbols with Net Groups
1 W  u' c0 z5 y+ X1122440 ALLEGRO_EDITOR DATABASE Cannot unlock database using the password used to lock it
+ a/ N  X/ ~2 f1122449 ALLEGRO_EDITOR DRC_CONSTR Uncoupled length DRC for diff pair shows different actual length value between show element and CM.
3 I$ V+ o7 Z1 J1122990 ALLEGRO_EDITOR INTERACTIV RF PCB Symbol which is part of Reuse Module cannot be replaced. D/ q. \1 X6 h+ U5 N
1123083 ALLEGRO_EDITOR PLACEMENT Saving after mirroring a Place replicate mdd create a .SAV board file.
5 ?5 I$ t! V) v# [4 x/ e  c- m1123257 SIG_INTEGRITY SIMULATION some of the data signals at the receiver are not simulatable0 ?0 h9 N/ S  ?: R% o
1123764 CONSTRAINT_MGR OTHER Allegro crash while importing DCF file
: s7 W- u6 b2 c( [1123816 CAPTURE PART_EDITOR Movement of pin in part editor
; N) q0 V, D- Q+ h5 D# [! C5 ~1 o7 [  p1124183 ALLEGRO_EDITOR EXTRACT Output from EXTRACTA gets corrupted with refdes 50, y# ?8 D4 R  I: W; A- x
DATE: 04-13-2013 HOTFIX VERSION: 0070 M2 l0 _. U  H0 e
===================================================================================================================================
  ]2 N/ ?% }) R4 m+ D+ OCCRID PRODUCT PRODUCTLEVEL2 TITLE- n. }5 T' o. A2 Q
===================================================================================================================================
- J( B/ g& X8 W! n5 E/ E2 H1107397 SIP_LAYOUT PLACEMENT Place Manual-H rotates die
$ X) f) U7 u+ o) I. v0 n2 m. r; G1111184 ALLEGRO_EDITOR PLACEMENT NO_SWAP_PIN property does not work in 16.6
8 O( C' g8 U; T" [4 Z; u# D+ z1112295 APD DXF_IF Padstacksї offset Y cannot be caught by DXF.
$ X: G  B5 p% z3 w) V! K1113284 ALLEGRO_EDITOR INTERFACE_DESIGN Rats disappear after moving components
. Q- S; V* v; _0 ?1113317 CONCEPT_HDL SKILL skill code to traverse design not working properly
% h7 ?( m* X* c3 u, I1115491 ALLEGRO_EDITOR SKILL telskill freezes command window
6 ~) Q, h% f7 q' Y- y( ~3 P% C4 C. A1115625 ALLEGRO_EDITOR SKILL Design extents corrupted when axlTrigger is used.
. g' }- P4 T- h+ ]1115708 ALLEGRO_EDITOR INTERFACES Export DXF is outputting corrupt data on one layer.$ W8 {. f2 |1 j9 ^- n. Z5 N7 D* d
1115850 ALLEGRO_EDITOR GRAPHICS Text edit makes infinite cursor disappear
1 c% w( d/ i8 f3 U* B+ l0 [0 p5 B9 T1116530 ALLEGRO_EDITOR MANUFACT Import artwork show missing padstacks
0 Q" d. d; r( F, ]. x  c1117498 ALLEGRO_EDITOR DATABASE Why does dbstat flag LOCKED?
( f- I0 n- z7 f$ r! d# f( f1118407 SIP_LAYOUT DIE_EDITOR net connectivity is getting lost when running die abstract refresh) i( v, C# Y! J) }) w/ |
1118413 SIP_LAYOUT DIE_EDITOR pin number is getting changed when running die abstract refresh+ _- V+ p/ E, M  _8 V9 g
1118526 CONCEPT_HDL CONSTRAINT_MGR Upreved design now has Constraint packaging errors
; W: p! J/ ~: R2 c1118830 ALLEGRO_EDITOR SHAPE Performance issue when moving/refreshing shapes in 16.6! C0 q, }8 L( i$ t* T! ?- E7 A/ ]
1119784 ALLEGRO_EDITOR INTERACTIV ipickx command gives drawing extent error inconsistently
4 p: s6 x9 S% F: G6 l/ w1 J7 j1120469 SIP_LAYOUT DIE_ABSTRACT_IF use different padstack for different, but look-alike bumps
. Q- l' t* R0 x0 c1120669 CONCEPT_HDL CORE DEHDL crash on multiple replace of hier blocks
7 W9 [, n1 I7 C2 b; J1120810 ALLEGRO_EDITOR EDIT_ETCH Cannot slide cline segment.
  R* g# Y/ `% KDATE: 03-29-2013 HOTFIX VERSION: 006/ r9 f9 V" g  q8 L
===================================================================================================================================
7 O4 Y) A: t/ o5 I- D5 L! RCCRID PRODUCT PRODUCTLEVEL2 TITLE; ]. j* ]8 f9 U4 y5 F
===================================================================================================================================/ `9 R4 i/ {: ^! S% y, s6 l; s6 ^
110139 FIRST_ENCOUNTE GUI Error in Save OA Design form
9 B, X. F' d0 a* {5 u2 i625821 CONCEPT_HDL CORE publishpdf from command line doen not work if temp directory does not exist.! S/ L& z& R) R7 V  Z2 v
642837 PSPICE SIMULATOR Option to disable Bias Points when Primary Analysis in Active Simulation Profile is DC Sweep3 g- [% s. `, s8 X" o
650578 ALLEGRO_EDITOR SHAPE Allegro should do void only selected Shape without "Update Shape".
# n7 h- @: M3 f4 c& ]7 D; n4 V653835 ALLEGRO_EDITOR MANUFACT Double character drill code overlaps with "cross" in NC drill legend
9 L5 h/ ~5 E' L687170 SIP_LAYOUT DRC_CONSTRAINTS Shape to Route Keepout spacing DRC display incorrect
/ X4 W- L5 c2 e5 @: A! R787041 FSP DE-HDL_SCHEMATIC FSP Refdes inconsistency when gen schematics2 w7 L5 B& k' y; C
825813 CONCEPT_HDL CORE HDL crashes when copying a property from one H block to other
: J- A7 K, _9 h* |# Z: C834211 ALLEGRO_EDITOR SHAPE Constant tweaking of shape oversize values is time consuming! ~' c. |* O; ~8 [' @  t- o; z' _
835944 ALLEGRO_EDITOR OTHER Customer want to change for Jumper symbol by other Alt symbol.
$ _. g. |6 w3 R5 t0 m5 j868981 SCM SETUP SCM responds slow when trying to browse signal integrity
" s+ t; R) T: K871899 CONCEPT_HDL CORE 'Multiple:' column of Grid window in DE-HDL option is too wide6 y! _! c6 K8 d7 }3 I( M! p( U
873917 CONCEPT_HDL CORE Markers dialog is not refreshed4 P5 ~0 a- f3 U# R% }) R) c, C
887887 CONCEPT_HDL CORE Option to find unconnected Pins/Nets with DEHDL L License/ ~9 L5 \8 Z. V3 X% L2 ?/ E
888290 APD DIE_GENERATOR Die Generation Improvement
3 y+ P& ?' D9 L/ p892857 CONCEPT_HDL CORE packager treats R? as a unique reference designator
: x  Z! h2 w# m: @* ^# M% o  h5 g902908 PSPICE SIMULATOR Support of CSHUNT Option in Pspice
6 `- ^" L+ b4 g, W- J4 ^+ {" e2 b2 N908254 ALLEGRO_EDITOR INTERACTIV Enhancement request for DRC marker to have a link to CM
$ I1 [+ ?. z% _; i& P922422 CAPTURE NETLIST_ALLEGRO Netlist errors when using mix of convert and normal symbols
. |+ ]8 v/ B( c) Y9 n$ ~923361 ALLEGRO_EDITOR INTERACTIV Stop writting PATH variables in env file if no modifications are done using User Preferences0 }- k" j. c7 |' m' K; t  _$ j' m
935155 CAPTURE DRC No any warning messages listed in the On line DRC window even executed "Check & Save" to on line DRC4 b1 j# i1 ~8 O1 X( v
945393 FSP OTHER group contigous pin support enhancement" c, m* ]% y1 c5 A2 P1 m: Z
969342 ALLEGRO_EDITOR DATABASE Enhanced password security for Allegro database& ^. {0 e; s% c
1005078 CAPTURE ANNOTATE Copy paste operation does not fill the missing refdes
. G+ i7 u& M" L- [9 |. ]1005812 F2B BOM bomhdl fails on bigger SCM Projects
$ }( ]" [- o: q5 i7 V1 x1010988 CAPTURE OPTIONS ENH: ADD ISO 8601 Date Time format to Capture8 w+ t9 D' w- \  ]
1011325 ALLEGRO_EDITOR PLACEMENT Placement replication creates modules with duplicate names+ l. U& F6 N, i3 q. L5 d
1016640 ALLEGRO_EDITOR PLACEMENT Error/Warning Message for not finding or unmatched mechanical symbol or fiducials or which are not on a net
3 Z8 Y+ s8 ~6 Y& i4 Q1018756 CONCEPT_HDL CONSTRAINT_MGR Match Groups with Pin Pairs are not getting imported into the schematic CM during Import Physical
8 M) s) v+ t& L7 Y) x1 m# w3 H( w1032387 FSP OTHER Pointer to set Mapping file for project based library.
! }- F1 k+ J- ^9 V  q: a$ u1032609 FSP IMPORT_CONSTRAIN Import qsf into FSP fails with їLL PLL_3 does not exist in device instanceї/ c' w8 ~* ]* X
1040678 ALLEGRO_EDITOR MANUFACT Text spacing is inconsistant for top and bottom SM layer in xsection chart3 r7 X- ?  D# s+ B1 p4 t4 b, e8 c
1042025 APD WIREBOND Order placement of power rings for power/ground rings generation with using Perform Auto Bonding8 T, o8 _3 l8 l0 G
1045500 CONCEPT_HDL CORE Why Search results does not display the correct Physical Pages.
# x( u( ?3 t" N3 G! B# y1047259 CIS EXPLORER Sorting in CIS Explorer is not Numeric even for columns which are of Numeric data type
5 p" |, A. B6 K2 N- M: [; F8 d1047756 CAPTURE NETLISTS Not adding user defined properties in netlist generated by orDump.dll
$ O; g; L6 U( P1052455 RF_PCB DISCRETE_LIBX_2A RFPCB IFF Export to fix port direction for ADS for footprint having the same pin rotation
4 u3 n' X5 X6 a4 w1054314 CONCEPT_HDL CORE Zoom of custom text is different from other schematic objects
! A  k6 l, [+ V& U1061529 CONCEPT_HDL CORE Space can be included in LOCATION value and cannot be checked by checkplus
% Q- e- d7 [0 o/ Q+ E- q% P1064035 CONCEPT_HDL COMP_BROWSER Component Browser crashes on part number search using a library containing >23K parts
5 N/ D; ]* Q6 i1064604 ALLEGRO_EDITOR MANUFACT Enh - Include ability to add slot notes to designs
7 n2 w2 B: _; Q1065636 CONCEPT_HDL OTHER Text not visible in published pdf
7 H1 J9 z' R4 K" w1 Z  n2 L+ T1065843 CIS PART_MANAGER time stamp on library from different time zones triggers part manager lib out of date warnings
1 E% k* O" b& e- c1066701 ALLEGRO_EDITOR OTHER Missing padstack warnings not in Symbol refresh log summary$ ^: _: D! D' H3 f
1067283 SCM PACKAGER ALLOW_CONN_SWAP does not work for lower level schematic parts: O. M2 t: A, k  z4 i
1067400 CONCEPT_HDL CORE ERROR(SPCOCD-171): Port exists in symbol but not in the schematic' z& r5 \; @: O% H7 f8 `* c2 M% N, X& r+ N
1068878 CONCEPT_HDL CORE Rotating symbol causes the pin name to be upside down
8 N1 R6 [1 `" w/ g) d% _1 M7 {; @1069896 ALLEGRO_EDITOR EDIT_ETCH Cline changes to arc when routing even when Line lock is set to Line 454 T, T6 x7 f: t0 d9 _* K3 m
1070465 CONCEPT_HDL CORE Why does ConceptHDL crash on renaming a Port Signal& j8 [2 h* x7 h5 C" B( S9 g
1071037 PSPICE SIMULATOR Provide option to disable Index Files Time Stamp Check
- o8 l% z3 X# H( J9 c1072311 CONCEPT_HDL OTHER Schematics are incorrect after importing design.8 M, V! z- i0 T# H3 _
1072691 CONCEPT_HDL CORE Customer has the crash from Run Script of DE-HDL 16.51 again(#3)( g- n. \; O; U" c% g% [! j+ T
1072859 SIP_LAYOUT DIE_EDITOR padstack selection window crash from Die Editing: Component editing of Co-Design Die5 T3 [& a' e& R# }% m
1073354 CONCEPT_HDL CORE Bubble defined on symbol pin is not visible on the schematic7 [, R2 p8 N  o, f, o
1073837 ALLEGRO_EDITOR GRAPHICS Some objects disappear on ZoomIn ZoomOut
4 Y( w) [4 Z4 I7 s1074243 ALLEGRO_EDITOR GRAPHICS Allegro WorldView window does not always refresh after dehighlight of objects" N9 w- d: I, R. e6 E, q7 _7 c5 V
1074606 ALLEGRO_EDITOR INTERACTIV Enh - Cosmetic change in Filter Option UI of Replace padstack to indicate multiple pin entry format3 x- q; _0 S- H. k5 L5 c
1074794 ALLEGRO_EDITOR REPORTS add commonly reguested via reports to Allegro and ICP reports. Via per net, via per layer per net9 T, Y5 x* B& V0 @
1075587 CONCEPT_HDL PAGE_MGMT Unable to insert page in schematic
; c4 L( X- m. c1 c$ z0 j3 ^! l1076117 PSPICE PROBE Copy & Paste text/label in probe window changes font size and later gets invisible) n+ s* c4 q* h6 Z; N9 x: Q
1076145 SIP_LAYOUT DIE_ABSTRACT_IF Issue message in Add Codesign and Refresh Die Abstract if Pin Numbers from Die Abstract exceed 31 chars.
, Y  P# Q/ ?* X$ y1 v' V1076566 ALLEGRO_EDITOR EDIT_ETCH Sliding diff pair cline that has a min/max prop rule displays the HUD meter inconsistently.2 {/ k2 _: p5 v
1076604 ALLEGRO_EDITOR SHAPE Sliding via in pad corrupts surrounding shape and generates false DRC Errors
( H% R2 a2 L  w8 H& [1076820 SPECCTRA FANOUT Fanout fails to stack vias in bga pads.
/ S! ]* U$ V. l) U8 U9 s1076868 ALLEGRO_EDITOR PARTITION Symbols become 'read only' inside a design partition
* [5 I! M% f, V: [+ }1076879 GRE IFP_INTERACTIVE Plan Column should not be present in Visibility tab for Symbol Editor
! H: n" v  Y$ T# p4 g/ m5 y1076898 CONCEPT_HDL CORE User can not increase logic grid size value continuously using Up button on Design Entry HDL Options+ w. t- B8 i0 C9 {6 J6 V* t/ a
1077026 CIS LINK_DATABASE_PA fonts changes while linking db part in 16.5
" u8 G, p5 i6 Z+ a: y1077187 ALLEGRO_EDITOR DATABASE DBDoctor appears to fix database but nothing is listed in the log file.: N7 p# ?  D( ^- B* Y! O
1077527 CONCEPT_HDL CORE ConceptHDL net with name U cannot be found using Global navigate
( C. ]/ q6 O# e) Z1077621 CONCEPT_HDL CORE DEHDL crashes when saving page 3( L& ]  [; O7 K1 c' n2 X  {
1078270 SCM UI Physical net is not unique or not valid
: [2 c3 J5 D  Y) T$ m1079616 CONSTRAINT_MGR CONCEPT_HDL Packager error in 16.5 which is resolved when system is re-booted+ S7 z6 {/ B! _1 D) ^# x
1079821 CONCEPT_HDL CORE Project Setup does not respect $TEMP variable for temp_dir and creates a directory in project calle' V7 l( L* e% G  {3 l# _7 P
1080142 CIS CONFIGURATION peated entries in Allowed Part Ref Prefs
+ E: R$ m9 B& m+ i: E; Y1080207 ALLEGRO_EDITOR INTERACTIV Separate the 2 types of SOV violations."Segments over voids & Segments with missing plane coverage"  g. D, R# Q* J" k  ?9 ^0 s$ U
1080261 PSPICE SIMULATOR Encryption support for lines longer than 125 characters
+ u/ [0 B; M- f' ^+ w9 k1080336 CONCEPT_HDL CORE Backannotation error message ehnancement
% z" A" w( `) g. s1081001 ALLEGRO_EDITOR PLACEMENT Package boundary is not visible while manually placing a component when using OrCAD license
$ m$ L% H( v3 e" ?7 }, p$ q3 J* [1081237 ALLEGRO_EDITOR PLACEMENT Place replicate > apply does not apply component pin properties stored in .mdd0 U0 O4 p' F& `! S: p
1081284 MODEL_INTEGRIT TRANSLATION Space in the file path will create a bogus error* Q1 R6 n! H" J$ K/ D2 T
1081346 ALLEGRO_EDITOR INTERACTIV With Place manual, rotation of the symbol is not updated.7 t- R7 A# d* G2 S3 U- Z) M
1081760 FSP CONFIG_SETTINGS Content of їFPGA Input/Output Onchip terminationї columns resets after update csv command
  h" {( S  ^' P1082220 FLOWS OTHER Error SPCOCV-3539 b" E! U5 |- C) z/ `
1082492 ALLEGRO_EDITOR PLACEMENT Place replicate create does not highlight symbols.
6 n/ u! _+ C+ c6 j4 r# `" Z1082676 ALLEGRO_EDITOR EDIT_ETCH HUD meter doesnot display while sliding / add command2 U: m0 {& E! K4 a* r
1082737 CAPTURE GENERAL The їArea selectї icon shows wrong icon in Capture canvas.& P3 b6 V/ n2 N
1082739 CAPTURE OTHER The product choices dialogue box shows incorrect name
& w7 v; g3 q1 e7 d7 q2 J7 u: k1082785 CONCEPT_HDL CORE DE HDL should clean the design with non sync properties in some automated way, x3 `; p# Z2 O
1083761 CONCEPT_HDL OTHER AGND text missing from PDF Publisher9 w1 E8 N( N3 P; W$ \7 k
1083964 CONCEPT_HDL OTHER Do not display Value and other attributes on variant parts which are DNI- g" L4 v4 i5 c: i
1084023 PSPICE MODELEDITOR Model Editor is slow/unresponsive while opening a Model by double-clicking on .lib file
" q" S9 ^+ y) r1084178 ALLEGRO_EDITOR SHAPE Spike create on dynamic void.- v3 g; G% i; U4 y) {$ S- Z9 {
1084637 ALLEGRO_EDITOR INTERACTIV Enhancement: Pick dialog should automatically be set to enter coordinates
& _; \0 G% k1 S4 M1085010 CONCEPT_HDL CREFER Crefer crashes if the property value in the dcf file has more than 255 characters/ e& v! G- Y5 |
1085347 CAPTURE SCHEMATIC_EDITOR Replace cache results is loss of net graphic changes.
/ _% S# E8 e+ o% {6 i& T( k# u0 ~1085522 ALLEGRO_EDITOR INTERACTIV Allegro add angle to Display->Measure results/ J0 v! K7 n' I& f+ I- `
1085791 CONCEPT_HDL CORE Publish PDF can not output Constraint Manager properties into PDF file.7 \) f6 t' q* n6 W5 y8 ?
1085891 ALLEGRO_EDITOR INTERACTIV about DRC update5 o8 [9 ~9 ~  n
1085990 CAPTURE DRC B1: "ERROR(ORCAP-2207) Check Bus Width Mismatch" should be INFO
" G$ S4 H9 ?+ F+ G& a8 m+ l) v0 I" r1086514 CONCEPT_HDL COMP_BROWSER Component Browser placement restrictions not working% g: r' S! C4 t  |; e& B- e
1086576 CONCEPT_HDL CHECKPLUS CheckPlus hangs when running Graphic rules.3 p- m8 T, `+ u6 ^7 U; j' A. y
1086671 PSPICE SIMULATOR SPB16.6 pspice crashes with attached design; N5 }6 G0 f3 H2 w- u) N% L5 t; w
1086749 ALLEGRO_EDITOR MENTOR mbs2brd: DEFAULT_NET_TYPE rule is not translated
2 `- e- H9 U! t7 C% h6 Q0 A1086886 CAPTURE PROPERTY_EDITOR "Is No Connect" check box in property editor doesn't work for power pins
( G$ t4 l; y: _' R- w6 w9 V* T, t1086902 CONCEPT_HDL INFRA Problems occurred while loading design connectivity- M) z- Z" Z2 p! J0 G6 d6 F. o, K' a
1086937 PSPICE ENVIRONMENT PSpice Color map getting doubled leading to crash after colors are modified number of times.
" U* ^6 R2 B; N  S! ~$ ^1087221 CONCEPT_HDL OTHER Part manager could not update any parts.
" h, \/ H! e) N5 v- H8 Z" |/ c# q3 D2 w1087223 CAPTURE CROSSREF Cross Probing issue when login into system with user name containing white space
; a4 A5 n6 |) C! H1087295 SIP_LAYOUT EXPORT_DATA Enable "ackage Overlay File for IC" for concurrent co-design dies too
9 I8 k! Q/ M. M! G% j1087658 CAPTURE PRINT/PLOT/OUTPU Lower level design pages are getting print twice" p5 `* P( |! i8 p% d
1088231 F2B PACKAGERXL Design fails to package in 16.5! y. j" _6 T* v4 M2 ]7 G
1088252 CONCEPT_HDL CORE Menu commands grayed out after Save (with 16.5-s035) when launched from ASA.
5 K1 Y. U0 y6 g  ^0 b; @, d0 C1088606 ALLEGRO_EDITOR INTERACTIV Pin Number field do not support Pin Range for Symbol Editor
" Y2 z+ J; f: m% }, P1 A# n$ G+ {2 L6 C1088983 CONSTRAINT_MGR CONCEPT_HDL Units resolution changed in 16.6 Constraint Manager
4 u1 J& n3 u! h1089017 ALLEGRO_EDITOR SHAPE What is the cause of the shape not filling?* X" l- M. P* R; u3 U6 R" \2 \
1089259 SCM IMPORTS Cannot import block into ASA design- _5 F3 o& I% P
1089356 SIP_LAYOUT DIE_EDITOR Distributed co-design : launching die editor taking more than an hour to bring up edit form
' V4 |) {: M. K* p1089362 PSPICE STABILITY Pspice crash on pspice > view simulation result on attached project! {* r; A: K, q' [
1089368 SCM OTHER Can't do Save - cp: cannot stat ... No such file or directory
. i, C  P. {+ w5 c( w+ x1089605 CONCEPT_HDL CONSTRAINT_MGR Power net missing from the CM opened from DEHDL Schematic editor.3 A2 d% R& U- G0 E0 O4 N; q, o( @
1090068 ALLEGRO_EDITOR SHAPE shape priority issue in SPB165
0 W7 E$ X5 z, O0 [) a: _) O1090125 ALLEGRO_EDITOR DATABASE Q- The rename resequence log file is not giving correct message.( w' M  y) }, p: }: @  i
1090181 GRE CORE AiDT fails for the nets with errors SPGRE-21 & SPGRE-22
5 w: \0 n8 }8 U2 i' l1090930 CONSTRAINT_MGR CONCEPT_HDL DEHDL-CM does not retain customized worksheet.) l0 |+ @  o1 V, [. t' i
1091335 CONCEPT_HDL OTHER Color change cannot remain in some situation.
/ O5 b( Y! E( _1091347 CAPTURE TCL_INTERFACE The Project New link on Start Page doesn't work when Journaling is enabled- s1 N' |: R/ e5 q6 R
1091359 CAPTURE GENERAL Toolbar Customization missing description& {3 k  g, v0 {& u7 n
1091662 CONCEPT_HDL CORE Incorrect behavior with the SHOW_PNN_SIGNAME directive0 e% n0 H7 I+ |* f/ j
1091714 CAPTURE PART_EDITOR More than one icons gets selected in part editor at the same time
  m8 g& T: Q8 J: p; q# V7 W9 \0 X1092411 CONSTRAINT_MGR INTERACTIV In v16.6 CM multiple net name selection under net column is not working as in v16.5) a, f* R4 ^5 @. L
1092426 CONCEPT_HDL CORE Getting ERROR(SPCOCN-1993) while saving a Hierarchical Design8 q. f: d$ `+ K4 W& H0 Z
1092874 CONCEPT_HDL CORE DEHDL wire short during move not detected with check enabled: V( z& s/ ~" g1 X6 D6 V& v
1092882 ALLEGRO_EDITOR EDIT_ETCH AICC should be removed from orcad PCB Designers design parameters  G1 W) {. |  i. S# Q( ~$ }. x
1092918 CAPTURE GENERATE_PART Generate part functionality gives no/misleading information in sesison log in case of error2 G' H/ {4 g3 g* R
1092933 CONCEPT_HDL OTHER PDF Publisher saves the pdf generated in the previous project folder7 X3 q6 y# o; L
1093327 CONCEPT_HDL OTHER Getting error SPCODD ї 369 Unable to load physical part in variant editor
, k& o: a; n0 t- y8 I* [  c1093391 CONSTRAINT_MGR OTHER Setup > Constraints > (domain), doesn't open correct worksheet with OrCAD PCB Editor Professional license., v$ ]) e; s3 a+ L( N3 v' @* m
1093886 SPECCTRA HIGHSPEED Pin delay does not work in PCB Router when specified in time
1 t; g) B$ v3 m: ^! |$ |+ Z2 a1094223 CAPTURE PROPERTY_EDITOR CTRL+S does not work in Property Editor but RMB > Save.
8 p. w9 v$ u( T" O; s! m6 |2 _1094513 CONCEPT_HDL CORE How to display $PNN for which SIG_NAME is not visible?
7 G: t+ a$ L' k' K& X/ a" F1094611 CAPTURE PROPERTY_EDITOR E1: 'Tools->Update Properties' should list parts which are present in .UPD, but not schematic
6 h* \7 l) \2 q. x( p2 R* a1094618 CONCEPT_HDL INFRA Unable to uprev the design in 16.5& i* M# U, S! P% b
1094867 CONCEPT_HDL CORE Page Up / Down Keys are hard-coded assigned to Next /Previous Sheet& _: ^; V: j* q0 h% n
1095449 SIP_LAYOUT LOGIC Allow netlist-in wizard to work on a co-design die
1 s* o" Z1 O5 P/ `" H9 G1095701 CONCEPT_HDL CORE Replace part in replicated block only preserves the Refdes in 1st instance of the replicated block4 U0 Q% P, c! r+ I
1095705 CONCEPT_HDL CREFER Cref_to_list not updated on repl icated blocks in 16.5 release worked fine in 16.3
- ]$ w/ }: D9 n! b; g7 @4 k1095861 F2B BOM Using Upper-case Input produces incorrect BOM results
$ q6 m% S2 i: V2 J1096318 ALLEGRO_EDITOR INTERFACES IDF import not removing MCAD tagged objects during import
; p1 g# H: ?7 Q4 ?# t1097241 CONCEPT_HDL CORE Concepthdl - zoom in to first object in Find result automatically6 n" B% A! T0 @: Z* H0 j
1097468 ALLEGRO_EDITOR INTERACTIV Need ability to hilight and assign color to vias
$ t9 [+ {1 P7 D5 A1 Z6 b  Y1097675 CAPTURE ANNOTATE Enhancement:Option to have Incremental reference Update to be checked at all times when we click on Tool>Annotate
) d3 \6 O8 e* M' _% Y1099151 SIG_INTEGRITY SIMULATION All Neighbor crosstalk numbers reported when there are no aggressors/ r  j$ J7 Z6 ]8 v2 T! ~
1099175 CONCEPT_HDL CORE CPM directive that enables the Command Console Window in DE-HDL
$ V' t: j! q2 E1099838 CAPTURE TCL_INTERFACE TCL library correction utility is not working correctly.2 y3 ^1 Y3 T6 \! C+ i
1099903 ALLEGRO_EDITOR PLACEMENT Mirror and rotating component places component mirror side
6 a! J9 d; b' y5 ~, N1099941 ALLEGRO_EDITOR PLACEMENT Problem in rotating bottom components when using Place Manual or place manual -h command* p/ p- ?3 x8 z' T
1099998 CONCEPT_HDL CHECKPLUS CheckPlus marker file not locating signal when signal name includes the # character.) R: {, w! @4 \) Y
1100018 CONCEPT_HDL COPY_PROJECT CopyProject gives errors about locked directives6 r" n; `6 R) L3 s# ~9 S
1100449 ALLEGRO_EDITOR ARTWORK Pad with Net_short property and shorted to shape supressed wrongly with Pad Supression in Artwork) r0 B) x2 }( c) J, t
1100758 CAPTURE LIBRARY Import properties does not update pin numbers of multi section parts
3 R- A2 Y% Q* o) Z3 Z! y) |1101009 CONCEPT_HDL CORE Cursor stays as arrow after performing File > Save Hierarchy
5 Z6 I' D" d- L: c7 d1101497 ALLEGRO_EDITOR UI_FORMS Allegro PCB Editor crashes using attached script when working with RF PCB Clearances.
# B6 u; `/ Z/ H" t8 ~1101813 SIP_LAYOUT DIE_ABSTRACT_IF Support die abstract properties
1 W6 r$ i$ z4 N( r, |7 Q1102531 ALLEGRO_EDITOR GRAPHICS Allegro graphics distortion infinite cursor 16.6
9 I, B( [  ?! a1102623 ALLEGRO_EDITOR SHAPE Strange void around the pad
! d, W& z5 b6 b  C" q, p, H1103246 FSP FPGA_SUPPORT New FPGA request - Arria V - 5AGXMA1D6F31 - IN2P3
, ]) N4 X! A% t0 {) [1103631 MODEL_INTEGRIT OTHER Model Integrity license when using orcad3 a) L5 y5 G! z3 t
1103703 F2B DESIGNSYNC Toolcrash with Design Differences
3 r7 |. b& _$ Y9 \5 R1103712 CONCEPT_HDL COPY_PROJECT Copy Project crashes on customer design attempting to update symbol view' ^7 G( l! J" x7 H. A
1104068 CAPTURE DRC "Check single node connection" DRC gets reset in 16.6) V' C7 f; d0 c+ Y. R$ N* `
1104121 PSPICE AA_OPT їarameter Selectionї window not showing all the components : on WinXP
" @! N* n# x  h* E1104575 CONCEPT_HDL CORE Allign does not allign offgrid symbols correctly/ `: Z+ C+ Y4 E3 c: Z  H
1104727 CONSTRAINT_MGR SCM Net Group created in sip does not transfer to SCM
$ G: s& p! _1 k5 E. k* L* F1105128 CONSTRAINT_MGR DATABASE Import dcf does not clear out user defined schedule.( Q5 [. G8 [1 n- S% H2 v
1105195 SIP_LAYOUT WIREBOND Request that Tack points default to a "fixed" position after Generate Bond Wires.4 p5 z' h  j$ Q( g/ G
1105249 ALLEGRO_EDITOR OTHER PDF out--- component user defined prop doesn't list the prop selection form9 Q; {7 w% N2 o4 v2 b, N
1105443 PSPICE AA_OPT Parameter selection window in optimizer does not list param part" {2 l, X. E/ }7 x2 v4 N
1105818 ALLEGRO_EDITOR INTERACTIV Menu-items seperators are clickable and menu goes away when clicked
: a$ |' ?3 I0 l/ D* j1 @9 R6 m" O1105822 ALLEGRO_EDITOR SCHEM_FTB Netrev failing with compact pin syntax
& {- N' P* K0 L1 _: {1105993 SIP_LAYOUT LOGIC Import netlist no longer works with co-design die in SiP 16.6
% q+ e3 u7 z; \% v  T% E# L1106332 SIP_LAYOUT OTHER sprintf for axlSpreadsheetDefineCell writes characters in upper case only1 j5 R3 [  Z: l6 B4 d$ }: F- |
1106786 CAPTURE SCHEMATICS Bug: Pointer snap to grid
7 a2 U1 L/ x  D1107132 FSP OTHER Altera ArriaV (5AGXMA5GF31C4) support.
* X) V2 s; n: r* N: T7 s1107151 ALLEGRO_EDITOR ARTWORK Shape filling removed when changing artwork format to RS274X in Global Dynamic Param
& N4 q" g. Q! [0 Y0 n1107237 SIP_LAYOUT WIZARDS Updating a Die using the Die Text In Wizard will error out and not finish7 n! P& D8 h( k. x% `3 `
1107371 ADW COMPONENT_BROWSE ADW preset Warning filter is spelt incorrectly. (Wraning).
! X0 K5 A4 W4 ~% V, h1107599 CAPTURE STABILITY Capture 16.6 crash when trying to invoke
- S, G- p2 [4 E5 x5 ~, g1108118 ALLEGRO_EDITOR OTHER PDF Publisher pad rotation messed up with flashed pad.
4 R- F& E8 Y  z" k. q1108574 ADW COMPONENT_BROWSE LifecycleStatus functionality does not work when in Metadata mode. Work correctly in PPT Mode6 y& L4 P- d3 a& g6 k7 b% w9 r
1109095 SIP_LAYOUT WIREBOND Bondfinger move in hug mode create drcs
4 I5 O! ?. N  p, x. g" P/ S( h1109113 ALLEGRO_EDITOR DATABASE Allegro Netrev crash with SPB 16.6$ u+ I3 [( V* U7 W+ S7 q
1109622 SIP_LAYOUT DATABASE In a wirebond design, the ratsnests with 'Closest Endpoint' should not point to the die pins.' f$ r3 L- v% Y$ F* ^5 g
1110077 ALLEGRO_EDITOR DRC_CONSTR Duplicate Drill Hole DRC's are not shown for Pins overlapped in same symbol unless "Min metal to metal" DRC is turned ON9 \& Z( n: C6 H
1110256 ALLEGRO_EDITOR SHAPE Auto void on dynamic shape is not correct in 16.6$ i0 z" o! j8 {; ~2 C4 l
1110264 RF_PCB FE_IFF_IMPORT IFF Import in DEHDL has component offset' n7 m$ O; u& ]2 U
1111226 ALLEGRO_EDITOR DATABASE Name too long error with Uprev command when output file name exceeds 31 characters( B1 \3 W; @% L( t' {8 Z
1111234 ALLEGRO_EDITOR MANUFACT Double digit drill character overlaps with figures triangle, hexagon and octagon in NC drill legend
+ n$ d8 s) i& Y4 i( P1112431 SIP_LAYOUT COLOR Frequent crash while working with latest version of CDNSIP& S5 Q8 Z! |' l% n
1112493 ALLEGRO_EDITOR DATABASE Customer does not like 16.6 Ratsnest points Closest Endpoint. P3 T: G3 k7 ^2 A) O8 N
1112774 GRE CORE Allegro GRE not able to commit plan after topological plan+ l% O3 g4 a9 r( r; c
1113908 ALLEGRO_EDITOR COLOR Dehilight command fails to remove highlight pattern on a cline, without removing net custom color.
5 R( ~$ i( t$ H9 V1114815 ALLEGRO_EDITOR OTHER Q1: Switchversion error when reading -fa file* J5 M) U$ Q4 x' d9 Y' ?
1114994 ALLEGRO_EDITOR DATABASE Getting an error after upreving components to 16.6# Q! Z/ V" t: L. _' H
游客,如果您要查看本帖隐藏内容请回复

评分

参与人数 1贡献 +4 收起 理由
interrupt + 4 很给力!

查看全部评分

分享到:  QQ好友和群QQ好友和群 QQ空间QQ空间 腾讯微博腾讯微博 腾讯朋友腾讯朋友 微信微信
收藏收藏 支持!支持! 反对!反对!

2

主题

56

帖子

440

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
440
2#
发表于 2013-5-2 13:18 | 只看该作者
感谢分享,呵呵。
( I$ `& I# J1 N7 p. L  `

0

主题

16

帖子

926

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
926
3#
发表于 2013-5-2 23:38 | 只看该作者
最新的补丁包含了之前版本的补丁内容吗?

4

主题

257

帖子

702

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
702
4#
发表于 2013-5-3 12:02 | 只看该作者

5

主题

92

帖子

2533

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2533
5#
 楼主| 发表于 2013-5-3 15:23 | 只看该作者
l81004666 发表于 2013-5-2 23:38 6 h1 b" A. ~2 C: t$ }
最新的补丁包含了之前版本的补丁内容吗?

. G5 S! ~4 q& x! C- {包含,只需装最新的补丁就行。

0

主题

16

帖子

926

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
926
6#
发表于 2013-5-4 08:56 | 只看该作者
谢谢

98

主题

1043

帖子

5951

积分

五级会员(50)

Rank: 5

积分
5951
7#
发表于 2013-5-6 08:43 | 只看该作者
谢谢,ding

3

主题

157

帖子

2697

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2697
8#
发表于 2013-5-7 09:25 | 只看该作者
更新的好快呀。。。。。。。。。

0

主题

37

帖子

117

积分

二级会员(20)

Rank: 2Rank: 2

积分
117
9#
发表于 2013-5-14 15:10 | 只看该作者

4 _, O8 h* Q/ b( H3 ~# [7 ?. o感谢分享,呵呵。 百度网盘已经被干掉了

24

主题

419

帖子

542

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
542
10#
发表于 2016-2-12 15:42 | 只看该作者
谢谢分享
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

推荐内容上一条 /1 下一条

巢课

技术风云榜

关于我们|手机版|EDA365 ( 粤ICP备18020198号 )

GMT+8, 2024-10-23 19:27 , Processed in 0.136451 second(s), 35 queries , Gzip On.

深圳市墨知创新科技有限公司

地址:深圳市南山区科技生态园2栋A座805 电话:19926409050

快速回复 返回顶部 返回列表