|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
最近在做有关FPGA的仿真,在ISE中约束管脚和电平后,生成IBIS模型,可是仿真时出问题,拓扑结构能够提取出来,但是仿真时提示"cycle.msm does not exist"tlsim里面内容如下:' I8 o0 K6 v9 i, {/ D! U
**** Tlsim command line ****8 a& ~ z& e9 \& ^$ b* P
tlsim -e 2.000000e+001 -r 0.200000 -o waveforms.sim -dl delay.dl -dst distortion.dst -log tlsim.log -ocycle cycle.msm main.spc$ V! _1 I; Z6 ~( ?# [4 g* ?7 ?+ D
5 i, b6 n4 A/ |
*********************************************************; h% e- g6 p [5 ~: y+ _, `: @' X
Failed To Compile SubCircuit xUHF==RECEIVER_icn_ckt 1 UHF==RECEIVER_icn_ckt
, b5 p, X8 U0 k! T1 X3 b
+ K1 V+ J. T5 S$ ^4 N5 Z
* t+ `/ {$ P5 A/ Z* t*********************************************************. `0 e; `+ U9 t- b6 |- M
9 }1 g9 g: L( V
*********************************************************$ o5 }, O2 R" {" o3 q
ABORT:The Circuit is Empty % |7 d6 J, ^0 x8 O3 p
$ k5 W5 W( Q; f# C0 X
" M; O ~) A- F( u: k9 b0 a! _
, P; W3 i" v: t6 V& ] l5 x
4 K* w/ i1 }) r1 K2 a3 E在audit所仿真的网络时,有错误:
: C. E5 a; y9 H% bERROR >> Pin(s) with conflict between PINUSE property" f& p$ j, Z3 n: `: P5 H$ G
and signal_model parameter in IbisDevice pin map :
5 I7 c7 o n( N$ V. j3 r9 V) G. f Pin Component Pin Use Signal Model Design
+ P" b8 f. P3 b* r5 | --- --------- ------- ------------ ------
, S1 w2 d8 Z$ t7 i B4 U11 NC SPARTAN6_PINASSIGN_LVDS_33_TB_25 UHF==RECEIVER
) O+ E9 h% ~+ {9 ^" |% e" T: |0 B5 [0 M
; M3 t, N3 r4 `- O2 B3 O请各位大侠帮忙!!!多谢!!!
( \0 D' L( @: i6 D0 I. L- ]) A. ] b |
|