找回密码
 注册

QQ登录

只需一步,快速开始

扫一扫,访问微社区

巢课
电巢直播8月计划
查看: 5364|回复: 9
打印 上一主题 下一主题

Hotfix SPB16.60.008已经发布,附bt种子,求网盘连接

[复制链接]

5

主题

92

帖子

2533

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2533
跳转到指定楼层
1#
发表于 2013-5-2 11:34 | 只看该作者 回帖奖励 |正序浏览 |阅读模式

EDA365欢迎您!

您需要 登录 才可以下载或查看,没有帐号?注册

x
本帖最后由 紫菁 于 2017-9-14 14:38 编辑 % ~  ~! y2 ?1 w- _  X$ k
  C3 e8 b, l9 X
DATE: 04-26-2013 HOTFIX VERSION: 008
# `; W# f! X& E8 Y6 f/ m===================================================================================================================================2 _$ F. i' N; Y, {- Y1 v
CCRID PRODUCT PRODUCTLEVEL2 TITLE
3 o, i8 o2 g* k===================================================================================================================================0 v) @# N! e, W8 o$ Q( {" @2 N
876711 ALLEGRO_EDITOR GRAPHICS Mouse wheel will only zoom out using Win7 64 bit' M" z, c6 x" z- D7 j
1080386 CONCEPT_HDL CORE Unable to highlight netclass on every schematic page using Global Navigation
# z0 ]- R: ^" `6 J1082587 FSP FPGA_SUPPORT Support of Xilinx's Zync device
1 N5 T2 L5 t5 @4 n  @6 i3 W1105286 FSP DE-HDL_SCHEMATIC FSP crashes while creating board in Schgen if it does not find any available license.# @' k3 [4 ~. ~( m! S5 O- s( S/ `) d
1105461 ALLEGRO_EDITOR DRAFTING Dimension Enviroment deletes Diameter symbol whenever we add anything to Text section  Y) m; h  V1 ?; z; A
1105504 PCB_LIBRARIAN CORE PDV on Linux Move pins by arrows does not stop when release arrow key but keeps on running
6 ?8 p7 V+ p' _$ W' o2 I% _1110126 ALLEGRO_EDITOR GRAPHICS Display Hole displays strange color.
/ s. |7 B% y6 I1 K1 }; H# V. p  t1113518 CIS DESIGN_VARIANT Incorrect Variant information in Variant View Mode for multi-section parts with occurrence
+ ~- h& q$ P, f0 y, q. L1117580 SCM OTHER DSMAIN-335: Dia file(s) error has occurred.
9 J5 K; F4 X% v0 Q8 g1117845 FSP DE-HDL_SCHEMATIC Schematic Generation fails without a reason
- z* C. M% F6 \/ {: N) d' i" m" h1119864 FSP TERMINATIONS Auto-increment the pin number while mapping terminations.
: K9 ~/ y% Z6 T5 `' Y4 M0 C1120250 ALLEGRO_EDITOR MANUFACT Why is the parameter File altered?' J# U# d( _! v( J: |4 t8 \
1120414 ADW LRM TDO Cache design issue
) T3 s. ?* y! x; f: O" S( w4 h1121044 SIP_LAYOUT SKILL axlDBAssignNet returns t even when no net name is assigned to via
; ]. a* j5 i+ D4 l3 [1121148 ALLEGRO_EDITOR PLACEMENT Ratsnests turns off when moving symbols with Net Groups
6 E1 _9 A! f, q, [( E: _1122440 ALLEGRO_EDITOR DATABASE Cannot unlock database using the password used to lock it2 Q5 I: [) [, v! u  y5 s- H( S
1122449 ALLEGRO_EDITOR DRC_CONSTR Uncoupled length DRC for diff pair shows different actual length value between show element and CM.0 f9 y5 j4 q& W+ Q  o
1122990 ALLEGRO_EDITOR INTERACTIV RF PCB Symbol which is part of Reuse Module cannot be replaced9 J6 L4 R3 x4 |* H1 h" v4 l
1123083 ALLEGRO_EDITOR PLACEMENT Saving after mirroring a Place replicate mdd create a .SAV board file.
5 \% |' E$ M. L; X1123257 SIG_INTEGRITY SIMULATION some of the data signals at the receiver are not simulatable
( V7 Z  y5 }* t3 g6 G$ w  H1123764 CONSTRAINT_MGR OTHER Allegro crash while importing DCF file
4 o6 q$ ^: H, g. x7 L" S1123816 CAPTURE PART_EDITOR Movement of pin in part editor
$ ~; @8 \- ?. V- ^: z4 _5 }1124183 ALLEGRO_EDITOR EXTRACT Output from EXTRACTA gets corrupted with refdes 50
) v0 y! Q6 H$ C' p3 P: ODATE: 04-13-2013 HOTFIX VERSION: 007
5 R9 I/ F1 B" e$ s& M===================================================================================================================================+ n, v3 _2 u& a3 ~4 D4 h
CCRID PRODUCT PRODUCTLEVEL2 TITLE
: J0 G9 h( }# |2 F# |, W===================================================================================================================================
; v$ ^6 c  p' ?" u8 T. [- B1107397 SIP_LAYOUT PLACEMENT Place Manual-H rotates die
+ K/ Q! c8 z" Q8 {% I; J1111184 ALLEGRO_EDITOR PLACEMENT NO_SWAP_PIN property does not work in 16.6
. [8 a7 }) \- L' I# v5 e0 v1112295 APD DXF_IF Padstacksї offset Y cannot be caught by DXF.  j9 y- `( |' d  f+ {4 \
1113284 ALLEGRO_EDITOR INTERFACE_DESIGN Rats disappear after moving components3 t- L: c+ u8 L
1113317 CONCEPT_HDL SKILL skill code to traverse design not working properly
) J7 n0 l. h& ?. _, ]1115491 ALLEGRO_EDITOR SKILL telskill freezes command window
  ]: R' k8 a- ^! k# y4 Z1115625 ALLEGRO_EDITOR SKILL Design extents corrupted when axlTrigger is used.
5 h1 C& e+ W2 I4 l1115708 ALLEGRO_EDITOR INTERFACES Export DXF is outputting corrupt data on one layer.7 L- W6 y% }0 e4 ]7 n: _6 t- q
1115850 ALLEGRO_EDITOR GRAPHICS Text edit makes infinite cursor disappear/ B1 F5 |- j& r9 i- k
1116530 ALLEGRO_EDITOR MANUFACT Import artwork show missing padstacks8 S# j' K. Q; A5 W$ j2 k6 G5 c7 i
1117498 ALLEGRO_EDITOR DATABASE Why does dbstat flag LOCKED?
' @2 m9 ~( _, i/ u  ~1 |  D; U1118407 SIP_LAYOUT DIE_EDITOR net connectivity is getting lost when running die abstract refresh9 \; @6 _, C4 w! R; n
1118413 SIP_LAYOUT DIE_EDITOR pin number is getting changed when running die abstract refresh1 L( Z5 ~: Q/ c+ O% }. Q! i* d/ s
1118526 CONCEPT_HDL CONSTRAINT_MGR Upreved design now has Constraint packaging errors
) U9 x3 b2 d  H& p. O! y8 U1118830 ALLEGRO_EDITOR SHAPE Performance issue when moving/refreshing shapes in 16.6
6 b6 h& c# p: [. P1119784 ALLEGRO_EDITOR INTERACTIV ipickx command gives drawing extent error inconsistently! U4 r% k0 E! ~3 K
1120469 SIP_LAYOUT DIE_ABSTRACT_IF use different padstack for different, but look-alike bumps9 P+ Q8 q) N5 Z
1120669 CONCEPT_HDL CORE DEHDL crash on multiple replace of hier blocks4 V; a/ y! ~: b6 f2 N
1120810 ALLEGRO_EDITOR EDIT_ETCH Cannot slide cline segment.
4 V( ^/ g' o% p% N2 L" qDATE: 03-29-2013 HOTFIX VERSION: 006
: P* F* B& o$ p3 I+ H2 V===================================================================================================================================
  m/ r) R( g; D4 Y' y. h2 W% e9 oCCRID PRODUCT PRODUCTLEVEL2 TITLE1 f! e$ Q; L" ]$ n' c1 J9 n
===================================================================================================================================
8 t. i6 D) J' \; L- H, c110139 FIRST_ENCOUNTE GUI Error in Save OA Design form
6 G2 H* e1 J+ R5 e625821 CONCEPT_HDL CORE publishpdf from command line doen not work if temp directory does not exist.3 s9 a' w: x* F) K
642837 PSPICE SIMULATOR Option to disable Bias Points when Primary Analysis in Active Simulation Profile is DC Sweep; ?7 [6 @9 F! T( T+ ~
650578 ALLEGRO_EDITOR SHAPE Allegro should do void only selected Shape without "Update Shape".; A- }" t' l0 ?) L$ B- g
653835 ALLEGRO_EDITOR MANUFACT Double character drill code overlaps with "cross" in NC drill legend
# ]$ B# q: i, n9 f8 Y3 A687170 SIP_LAYOUT DRC_CONSTRAINTS Shape to Route Keepout spacing DRC display incorrect
" w4 \- U1 ?1 a  `1 E4 w9 w! m: v787041 FSP DE-HDL_SCHEMATIC FSP Refdes inconsistency when gen schematics( b- p' N/ Y& C1 \7 q' o7 q( ~
825813 CONCEPT_HDL CORE HDL crashes when copying a property from one H block to other5 f: a% x( i# r, d. V
834211 ALLEGRO_EDITOR SHAPE Constant tweaking of shape oversize values is time consuming
5 x9 C7 c( e' ^" \  V835944 ALLEGRO_EDITOR OTHER Customer want to change for Jumper symbol by other Alt symbol.) A2 p1 m5 `4 m, H- J1 \
868981 SCM SETUP SCM responds slow when trying to browse signal integrity& e, w0 _9 V- d2 E4 j9 L" G
871899 CONCEPT_HDL CORE 'Multiple:' column of Grid window in DE-HDL option is too wide- @- T) @/ L  B9 _3 n& V
873917 CONCEPT_HDL CORE Markers dialog is not refreshed
. F7 O4 O. m' _& ?! V* V  s7 f1 V887887 CONCEPT_HDL CORE Option to find unconnected Pins/Nets with DEHDL L License- Z9 O3 s. H2 c% s  v$ Z) M
888290 APD DIE_GENERATOR Die Generation Improvement
, F8 O/ ~: P6 r892857 CONCEPT_HDL CORE packager treats R? as a unique reference designator
3 k5 a6 G" h+ R3 j, |902908 PSPICE SIMULATOR Support of CSHUNT Option in Pspice4 P9 b6 q: p. I. T- B6 d3 g
908254 ALLEGRO_EDITOR INTERACTIV Enhancement request for DRC marker to have a link to CM0 n6 e( @) Y# d2 Z! Z' b7 U& E/ E
922422 CAPTURE NETLIST_ALLEGRO Netlist errors when using mix of convert and normal symbols2 R; r, H$ w9 F4 f& S9 M/ |
923361 ALLEGRO_EDITOR INTERACTIV Stop writting PATH variables in env file if no modifications are done using User Preferences
4 p4 T& r1 c$ B1 \4 z. @2 H935155 CAPTURE DRC No any warning messages listed in the On line DRC window even executed "Check & Save" to on line DRC% h/ x8 ^6 i( O  D8 w# K6 Z
945393 FSP OTHER group contigous pin support enhancement) U/ }1 {  F  `+ j# d- n+ U
969342 ALLEGRO_EDITOR DATABASE Enhanced password security for Allegro database
- \9 m/ N' n( w: T0 \& ?$ V! C+ \1005078 CAPTURE ANNOTATE Copy paste operation does not fill the missing refdes% t: V- q0 ]4 N: E
1005812 F2B BOM bomhdl fails on bigger SCM Projects  j/ u( c; J  z9 r. N
1010988 CAPTURE OPTIONS ENH: ADD ISO 8601 Date Time format to Capture
: `6 [- O$ z2 H, M. @) @# ~1011325 ALLEGRO_EDITOR PLACEMENT Placement replication creates modules with duplicate names' v+ A2 O' N% ^* C) @% j
1016640 ALLEGRO_EDITOR PLACEMENT Error/Warning Message for not finding or unmatched mechanical symbol or fiducials or which are not on a net7 u2 n7 c7 k) U: F* w! q5 u4 ]
1018756 CONCEPT_HDL CONSTRAINT_MGR Match Groups with Pin Pairs are not getting imported into the schematic CM during Import Physical
) o8 a7 `% S' U7 k1032387 FSP OTHER Pointer to set Mapping file for project based library.
8 ~1 j7 M/ }! A! R. K1032609 FSP IMPORT_CONSTRAIN Import qsf into FSP fails with їLL PLL_3 does not exist in device instanceї- {; v% L3 x) \6 K
1040678 ALLEGRO_EDITOR MANUFACT Text spacing is inconsistant for top and bottom SM layer in xsection chart) P3 p# c2 g5 ?! f  E, V
1042025 APD WIREBOND Order placement of power rings for power/ground rings generation with using Perform Auto Bonding
: ?& m7 a; u# q1 \1045500 CONCEPT_HDL CORE Why Search results does not display the correct Physical Pages.1 i; q, t! n. F  u
1047259 CIS EXPLORER Sorting in CIS Explorer is not Numeric even for columns which are of Numeric data type" F* r: |4 h0 d- f+ D+ |0 [
1047756 CAPTURE NETLISTS Not adding user defined properties in netlist generated by orDump.dll$ [# x" E8 {$ \' K3 ]
1052455 RF_PCB DISCRETE_LIBX_2A RFPCB IFF Export to fix port direction for ADS for footprint having the same pin rotation1 P7 r$ p' R- y- y3 A
1054314 CONCEPT_HDL CORE Zoom of custom text is different from other schematic objects% f7 T* T% `3 I( z3 a$ C
1061529 CONCEPT_HDL CORE Space can be included in LOCATION value and cannot be checked by checkplus
( C: P" R+ T+ C' P( J1064035 CONCEPT_HDL COMP_BROWSER Component Browser crashes on part number search using a library containing >23K parts
: f$ S- i4 H$ X# c* H1064604 ALLEGRO_EDITOR MANUFACT Enh - Include ability to add slot notes to designs, i$ u% ], Q# q
1065636 CONCEPT_HDL OTHER Text not visible in published pdf9 j$ ^3 q' q5 O- u: ~6 P+ E( ~
1065843 CIS PART_MANAGER time stamp on library from different time zones triggers part manager lib out of date warnings7 m2 X; A8 I/ J8 c5 B! N% Y) H4 K
1066701 ALLEGRO_EDITOR OTHER Missing padstack warnings not in Symbol refresh log summary$ C* X" K  q" ]1 d, J# J% S
1067283 SCM PACKAGER ALLOW_CONN_SWAP does not work for lower level schematic parts
* T5 M; ^% z. L, O5 s1067400 CONCEPT_HDL CORE ERROR(SPCOCD-171): Port exists in symbol but not in the schematic
4 o: e' p& p5 k& l4 ~) l1 v; J5 O1068878 CONCEPT_HDL CORE Rotating symbol causes the pin name to be upside down6 n- [9 h0 J7 l5 E3 V
1069896 ALLEGRO_EDITOR EDIT_ETCH Cline changes to arc when routing even when Line lock is set to Line 45
# n- ]5 T# ]0 T0 |' }9 X0 a1070465 CONCEPT_HDL CORE Why does ConceptHDL crash on renaming a Port Signal
! @+ \% O; s2 ^1071037 PSPICE SIMULATOR Provide option to disable Index Files Time Stamp Check: R: q0 [; L6 u$ i: S( l& y
1072311 CONCEPT_HDL OTHER Schematics are incorrect after importing design.
! a7 z! [0 f/ y  n1072691 CONCEPT_HDL CORE Customer has the crash from Run Script of DE-HDL 16.51 again(#3)
8 o8 t2 A1 O" a6 j) a0 O1072859 SIP_LAYOUT DIE_EDITOR padstack selection window crash from Die Editing: Component editing of Co-Design Die
$ K" i* k1 c1 n% C1073354 CONCEPT_HDL CORE Bubble defined on symbol pin is not visible on the schematic
/ }& V- v# C. b2 [, i( s1073837 ALLEGRO_EDITOR GRAPHICS Some objects disappear on ZoomIn ZoomOut- D% J6 z0 c* H+ L! {0 R
1074243 ALLEGRO_EDITOR GRAPHICS Allegro WorldView window does not always refresh after dehighlight of objects9 M3 B1 x4 }% n! B) A" E
1074606 ALLEGRO_EDITOR INTERACTIV Enh - Cosmetic change in Filter Option UI of Replace padstack to indicate multiple pin entry format
* v' l7 x: f% i* E* U1 ?$ q1074794 ALLEGRO_EDITOR REPORTS add commonly reguested via reports to Allegro and ICP reports. Via per net, via per layer per net
3 c6 _/ u3 |! H9 k5 E$ O1075587 CONCEPT_HDL PAGE_MGMT Unable to insert page in schematic
( g( W8 U8 m2 }) k2 \% R6 L1076117 PSPICE PROBE Copy & Paste text/label in probe window changes font size and later gets invisible
: P6 G; l- i5 |' O( E6 ^1076145 SIP_LAYOUT DIE_ABSTRACT_IF Issue message in Add Codesign and Refresh Die Abstract if Pin Numbers from Die Abstract exceed 31 chars.5 m* R! v/ a  g3 d- O
1076566 ALLEGRO_EDITOR EDIT_ETCH Sliding diff pair cline that has a min/max prop rule displays the HUD meter inconsistently.5 D. K; k4 J+ w* V: g2 p: X
1076604 ALLEGRO_EDITOR SHAPE Sliding via in pad corrupts surrounding shape and generates false DRC Errors
- q1 a8 p, h/ Z/ s1076820 SPECCTRA FANOUT Fanout fails to stack vias in bga pads.1 k: k! R. L1 |& e/ P
1076868 ALLEGRO_EDITOR PARTITION Symbols become 'read only' inside a design partition
% U- ^: ^1 A" ~0 o# U4 P  f3 u3 Q" i1076879 GRE IFP_INTERACTIVE Plan Column should not be present in Visibility tab for Symbol Editor3 D1 N" m! \$ |: l
1076898 CONCEPT_HDL CORE User can not increase logic grid size value continuously using Up button on Design Entry HDL Options" l6 ~' b, l( r1 ?3 }! i
1077026 CIS LINK_DATABASE_PA fonts changes while linking db part in 16.5% z, P! j' Q3 O
1077187 ALLEGRO_EDITOR DATABASE DBDoctor appears to fix database but nothing is listed in the log file.8 V2 d# _& E" S: J1 I. ?' O) H
1077527 CONCEPT_HDL CORE ConceptHDL net with name U cannot be found using Global navigate- ^7 K5 F! ]4 `! v
1077621 CONCEPT_HDL CORE DEHDL crashes when saving page 3
  Q, B! V) ~" f: \& _1 F, D3 _  a1078270 SCM UI Physical net is not unique or not valid
4 j- L2 E- J/ ]5 V% G" s% f1079616 CONSTRAINT_MGR CONCEPT_HDL Packager error in 16.5 which is resolved when system is re-booted
) j  a% c) I# w% `+ g1079821 CONCEPT_HDL CORE Project Setup does not respect $TEMP variable for temp_dir and creates a directory in project calle
9 o# w  E- M' Z( ?. K" f3 S$ l* t1080142 CIS CONFIGURATION peated entries in Allowed Part Ref Prefs" C3 Z: l! A7 `% v8 s
1080207 ALLEGRO_EDITOR INTERACTIV Separate the 2 types of SOV violations."Segments over voids & Segments with missing plane coverage"
0 t! q: v; z! T2 i) j( \1080261 PSPICE SIMULATOR Encryption support for lines longer than 125 characters
& w. m+ Q0 N4 m. b1080336 CONCEPT_HDL CORE Backannotation error message ehnancement0 i: G8 e  X8 r8 O8 o' k  f, A
1081001 ALLEGRO_EDITOR PLACEMENT Package boundary is not visible while manually placing a component when using OrCAD license. k6 V- B1 l9 \, z
1081237 ALLEGRO_EDITOR PLACEMENT Place replicate > apply does not apply component pin properties stored in .mdd
0 ?1 m! R" {* |: ]$ |1 U4 d1081284 MODEL_INTEGRIT TRANSLATION Space in the file path will create a bogus error
8 B6 F& f, L/ F+ j1081346 ALLEGRO_EDITOR INTERACTIV With Place manual, rotation of the symbol is not updated.2 Q: |) e% X/ Q, P. ^9 ~5 U
1081760 FSP CONFIG_SETTINGS Content of їFPGA Input/Output Onchip terminationї columns resets after update csv command
1 h) x2 W3 o3 Q9 M/ X' N. `: [& r1082220 FLOWS OTHER Error SPCOCV-353
  _3 u* d: p. h. }, i3 K1082492 ALLEGRO_EDITOR PLACEMENT Place replicate create does not highlight symbols.# ?' I; r$ I, M# `' d* H( ^
1082676 ALLEGRO_EDITOR EDIT_ETCH HUD meter doesnot display while sliding / add command0 x6 x( [( Z. r2 \3 `# S( W
1082737 CAPTURE GENERAL The їArea selectї icon shows wrong icon in Capture canvas./ X, C4 y. W1 [( [0 {$ B
1082739 CAPTURE OTHER The product choices dialogue box shows incorrect name
9 D7 n0 ~7 T8 q9 N1082785 CONCEPT_HDL CORE DE HDL should clean the design with non sync properties in some automated way, b( L  C6 Q% G4 u3 ?
1083761 CONCEPT_HDL OTHER AGND text missing from PDF Publisher
8 G2 b+ w4 g- S* d' v% l1083964 CONCEPT_HDL OTHER Do not display Value and other attributes on variant parts which are DNI
  O2 [/ l3 s, Q4 ~1084023 PSPICE MODELEDITOR Model Editor is slow/unresponsive while opening a Model by double-clicking on .lib file/ E$ j- r7 S+ s2 \" O2 i, u: P
1084178 ALLEGRO_EDITOR SHAPE Spike create on dynamic void.
* p' }, h; m" ?! m8 S3 p- S1084637 ALLEGRO_EDITOR INTERACTIV Enhancement: Pick dialog should automatically be set to enter coordinates% H" w: E; z4 D
1085010 CONCEPT_HDL CREFER Crefer crashes if the property value in the dcf file has more than 255 characters
. A9 {( \2 {7 u, L, ]2 a0 |1085347 CAPTURE SCHEMATIC_EDITOR Replace cache results is loss of net graphic changes.
7 p) ^& i: l, C1 P2 D6 ~; {1085522 ALLEGRO_EDITOR INTERACTIV Allegro add angle to Display->Measure results# l( N2 p1 G! G5 Y3 n6 t
1085791 CONCEPT_HDL CORE Publish PDF can not output Constraint Manager properties into PDF file.
0 y' M8 X( ?! `, @; @0 B# Z- t- [1085891 ALLEGRO_EDITOR INTERACTIV about DRC update
: C- T6 _; S/ c% L1085990 CAPTURE DRC B1: "ERROR(ORCAP-2207) Check Bus Width Mismatch" should be INFO
% `  y% V6 C- y+ g7 x3 ?1 n7 M1086514 CONCEPT_HDL COMP_BROWSER Component Browser placement restrictions not working: j8 x' ?4 w' b* T+ H
1086576 CONCEPT_HDL CHECKPLUS CheckPlus hangs when running Graphic rules.+ e6 m; c0 F, x2 C
1086671 PSPICE SIMULATOR SPB16.6 pspice crashes with attached design1 \/ E+ @2 a# ?# i" o) h
1086749 ALLEGRO_EDITOR MENTOR mbs2brd: DEFAULT_NET_TYPE rule is not translated
. B# W* F* \( M* o1086886 CAPTURE PROPERTY_EDITOR "Is No Connect" check box in property editor doesn't work for power pins, c2 L+ f; a, U: ^+ L. i! L& r# c
1086902 CONCEPT_HDL INFRA Problems occurred while loading design connectivity, J# J% k/ T! S
1086937 PSPICE ENVIRONMENT PSpice Color map getting doubled leading to crash after colors are modified number of times.& U) P; s7 }" C! n5 R* ?
1087221 CONCEPT_HDL OTHER Part manager could not update any parts.3 m- D1 ~, s- f8 U! N
1087223 CAPTURE CROSSREF Cross Probing issue when login into system with user name containing white space
* x: J" S/ a& f- U) P% c1087295 SIP_LAYOUT EXPORT_DATA Enable "ackage Overlay File for IC" for concurrent co-design dies too
5 p$ ^0 O7 \7 v# ]; i: O; @& A7 p1087658 CAPTURE PRINT/PLOT/OUTPU Lower level design pages are getting print twice
6 k; F6 q7 ?& S4 f! U1088231 F2B PACKAGERXL Design fails to package in 16.5
% I0 `( y* M7 }* Z& B% }; p+ p1088252 CONCEPT_HDL CORE Menu commands grayed out after Save (with 16.5-s035) when launched from ASA.( @! i- A" X3 m9 u' s. h8 Y* ^
1088606 ALLEGRO_EDITOR INTERACTIV Pin Number field do not support Pin Range for Symbol Editor+ f6 l+ B  S) G1 K/ E
1088983 CONSTRAINT_MGR CONCEPT_HDL Units resolution changed in 16.6 Constraint Manager: @7 ?" i! \7 h9 ~: O6 u
1089017 ALLEGRO_EDITOR SHAPE What is the cause of the shape not filling?
. W& g. Q: {9 s9 k6 Y1089259 SCM IMPORTS Cannot import block into ASA design) Z* \9 n: V- X! ^5 R1 }
1089356 SIP_LAYOUT DIE_EDITOR Distributed co-design : launching die editor taking more than an hour to bring up edit form
  C5 u5 R- I5 D) ]& r( m1089362 PSPICE STABILITY Pspice crash on pspice > view simulation result on attached project
# |' Q- \5 ^' ?3 T+ `3 R( k1089368 SCM OTHER Can't do Save - cp: cannot stat ... No such file or directory
$ d7 V. h4 |8 K2 K1089605 CONCEPT_HDL CONSTRAINT_MGR Power net missing from the CM opened from DEHDL Schematic editor.
' o, u* L) s2 k$ s' g  m1090068 ALLEGRO_EDITOR SHAPE shape priority issue in SPB165
5 k2 J: \+ x8 O& Z; d. D) Z1090125 ALLEGRO_EDITOR DATABASE Q- The rename resequence log file is not giving correct message.
* N1 r5 r& s6 u: T2 e1090181 GRE CORE AiDT fails for the nets with errors SPGRE-21 & SPGRE-22) h6 ^( ^) R  m/ P
1090930 CONSTRAINT_MGR CONCEPT_HDL DEHDL-CM does not retain customized worksheet.
3 t/ X' w: C  G8 E9 Q; a! T( w1091335 CONCEPT_HDL OTHER Color change cannot remain in some situation.
. Q$ _; F, m% T" v/ E% i$ p' w1091347 CAPTURE TCL_INTERFACE The Project New link on Start Page doesn't work when Journaling is enabled% [0 z4 G& \. J5 X0 k  m
1091359 CAPTURE GENERAL Toolbar Customization missing description
) w9 v9 n# s6 ^) L1091662 CONCEPT_HDL CORE Incorrect behavior with the SHOW_PNN_SIGNAME directive1 ]5 \; \9 b- _5 ~9 f+ \) C- }! f
1091714 CAPTURE PART_EDITOR More than one icons gets selected in part editor at the same time$ o" ?3 R5 X! c
1092411 CONSTRAINT_MGR INTERACTIV In v16.6 CM multiple net name selection under net column is not working as in v16.56 a( g  y* T" {3 [" m2 [
1092426 CONCEPT_HDL CORE Getting ERROR(SPCOCN-1993) while saving a Hierarchical Design
- l8 _, u5 q3 {( g) D; ~) i1092874 CONCEPT_HDL CORE DEHDL wire short during move not detected with check enabled
% y" i( }' _' O1092882 ALLEGRO_EDITOR EDIT_ETCH AICC should be removed from orcad PCB Designers design parameters
+ V3 C  ]- h) i3 ]1092918 CAPTURE GENERATE_PART Generate part functionality gives no/misleading information in sesison log in case of error  C2 N# P9 m, i0 `- K6 M
1092933 CONCEPT_HDL OTHER PDF Publisher saves the pdf generated in the previous project folder. N; _0 X, R% G6 `3 K6 ^( F
1093327 CONCEPT_HDL OTHER Getting error SPCODD ї 369 Unable to load physical part in variant editor
5 z5 X8 m: n9 \1093391 CONSTRAINT_MGR OTHER Setup > Constraints > (domain), doesn't open correct worksheet with OrCAD PCB Editor Professional license.4 i: }% ^! }, O4 \! G1 y
1093886 SPECCTRA HIGHSPEED Pin delay does not work in PCB Router when specified in time
. G7 ^* Y8 V* u- q1094223 CAPTURE PROPERTY_EDITOR CTRL+S does not work in Property Editor but RMB > Save.
& ^4 H8 Z) E8 Y/ [  _1094513 CONCEPT_HDL CORE How to display $PNN for which SIG_NAME is not visible?
4 Y6 C' z2 f) [. Q1094611 CAPTURE PROPERTY_EDITOR E1: 'Tools->Update Properties' should list parts which are present in .UPD, but not schematic
0 @) l! F0 X. B1094618 CONCEPT_HDL INFRA Unable to uprev the design in 16.5' h0 V9 a' w' s4 y
1094867 CONCEPT_HDL CORE Page Up / Down Keys are hard-coded assigned to Next /Previous Sheet
: n9 e, F& }/ f0 |. m6 `1095449 SIP_LAYOUT LOGIC Allow netlist-in wizard to work on a co-design die
' J6 |" E0 \( c, i1 B$ K) ^& H1095701 CONCEPT_HDL CORE Replace part in replicated block only preserves the Refdes in 1st instance of the replicated block) k0 o; s! Z# o1 R3 V$ X
1095705 CONCEPT_HDL CREFER Cref_to_list not updated on repl icated blocks in 16.5 release worked fine in 16.3! }7 e9 X8 L; r, ?! K
1095861 F2B BOM Using Upper-case Input produces incorrect BOM results
* v  W& }! o, t) t: G1096318 ALLEGRO_EDITOR INTERFACES IDF import not removing MCAD tagged objects during import3 x, j  B  t0 |  I$ D' _
1097241 CONCEPT_HDL CORE Concepthdl - zoom in to first object in Find result automatically8 _9 Q3 k" i# r; ~% [: K
1097468 ALLEGRO_EDITOR INTERACTIV Need ability to hilight and assign color to vias
+ t  _( U' n. h) d' v' g0 c/ V( y1097675 CAPTURE ANNOTATE Enhancement:Option to have Incremental reference Update to be checked at all times when we click on Tool>Annotate/ i- O: u0 R+ I1 `' _) ]+ A
1099151 SIG_INTEGRITY SIMULATION All Neighbor crosstalk numbers reported when there are no aggressors
6 g' r% a( Q+ j+ G' F! m2 G! a1099175 CONCEPT_HDL CORE CPM directive that enables the Command Console Window in DE-HDL
. j5 x! X  {3 t2 B1099838 CAPTURE TCL_INTERFACE TCL library correction utility is not working correctly.- ]' f# ]( X! W6 q6 ~& k
1099903 ALLEGRO_EDITOR PLACEMENT Mirror and rotating component places component mirror side. C: O; d; K* V' m+ c
1099941 ALLEGRO_EDITOR PLACEMENT Problem in rotating bottom components when using Place Manual or place manual -h command$ z, s- F& P. e6 u0 U
1099998 CONCEPT_HDL CHECKPLUS CheckPlus marker file not locating signal when signal name includes the # character., w$ F6 _) n& T
1100018 CONCEPT_HDL COPY_PROJECT CopyProject gives errors about locked directives, P6 g, R$ N2 d7 X3 |' f8 v% Q- h
1100449 ALLEGRO_EDITOR ARTWORK Pad with Net_short property and shorted to shape supressed wrongly with Pad Supression in Artwork" x/ `3 E& U4 M$ M  V$ S! t
1100758 CAPTURE LIBRARY Import properties does not update pin numbers of multi section parts$ z* X! s6 s) P/ F& b; m
1101009 CONCEPT_HDL CORE Cursor stays as arrow after performing File > Save Hierarchy( I/ W. Z4 v6 p8 @4 g
1101497 ALLEGRO_EDITOR UI_FORMS Allegro PCB Editor crashes using attached script when working with RF PCB Clearances.' u, R+ z; D& P
1101813 SIP_LAYOUT DIE_ABSTRACT_IF Support die abstract properties
- \9 L  v; g' B. P, S5 n3 x1102531 ALLEGRO_EDITOR GRAPHICS Allegro graphics distortion infinite cursor 16.65 {; I/ M0 n+ u# K
1102623 ALLEGRO_EDITOR SHAPE Strange void around the pad; |0 e3 s6 s% g6 o0 ^0 y# O9 U) X
1103246 FSP FPGA_SUPPORT New FPGA request - Arria V - 5AGXMA1D6F31 - IN2P3
  c( e, |/ X; x; K4 h* r: ^1103631 MODEL_INTEGRIT OTHER Model Integrity license when using orcad: Y7 p( d" b% B$ X# P( n
1103703 F2B DESIGNSYNC Toolcrash with Design Differences
1 O3 o4 b6 ?1 g. i+ y1103712 CONCEPT_HDL COPY_PROJECT Copy Project crashes on customer design attempting to update symbol view  ]0 U5 _1 y/ |2 y- Q* a4 q3 ]) T; ]0 \
1104068 CAPTURE DRC "Check single node connection" DRC gets reset in 16.6, `* c5 o% s0 h3 o+ c6 L" S
1104121 PSPICE AA_OPT їarameter Selectionї window not showing all the components : on WinXP
# d. [8 C" u/ U: u0 U5 M/ D$ ~1104575 CONCEPT_HDL CORE Allign does not allign offgrid symbols correctly
8 E/ N9 y+ J# H1104727 CONSTRAINT_MGR SCM Net Group created in sip does not transfer to SCM! u  T, U/ K' f- K( I! |
1105128 CONSTRAINT_MGR DATABASE Import dcf does not clear out user defined schedule.
! I6 G5 ]+ h+ c0 v4 N* O; B1105195 SIP_LAYOUT WIREBOND Request that Tack points default to a "fixed" position after Generate Bond Wires.
% Y5 K. q! U/ r3 A4 I3 W2 N1105249 ALLEGRO_EDITOR OTHER PDF out--- component user defined prop doesn't list the prop selection form' g1 H; c# n9 V
1105443 PSPICE AA_OPT Parameter selection window in optimizer does not list param part. D7 e  n/ A1 I1 e
1105818 ALLEGRO_EDITOR INTERACTIV Menu-items seperators are clickable and menu goes away when clicked
0 b5 k5 L; Y. s( V1105822 ALLEGRO_EDITOR SCHEM_FTB Netrev failing with compact pin syntax
9 ?5 Q; d; P% o7 z* i1105993 SIP_LAYOUT LOGIC Import netlist no longer works with co-design die in SiP 16.6
; e2 P4 I' G* ^! k% v9 y: E2 d1106332 SIP_LAYOUT OTHER sprintf for axlSpreadsheetDefineCell writes characters in upper case only
  ^; ^$ p2 s% A) n  G% L1106786 CAPTURE SCHEMATICS Bug: Pointer snap to grid5 p9 w) D! o) G
1107132 FSP OTHER Altera ArriaV (5AGXMA5GF31C4) support./ L1 A/ K1 C2 |/ C% l" e
1107151 ALLEGRO_EDITOR ARTWORK Shape filling removed when changing artwork format to RS274X in Global Dynamic Param
* D5 F( c( _& O1107237 SIP_LAYOUT WIZARDS Updating a Die using the Die Text In Wizard will error out and not finish
  E/ J: [2 d& M) A. s( r: Z1107371 ADW COMPONENT_BROWSE ADW preset Warning filter is spelt incorrectly. (Wraning).% j3 D# U/ ~& `8 M
1107599 CAPTURE STABILITY Capture 16.6 crash when trying to invoke
: ~0 z% I8 P5 k. L; L' H1108118 ALLEGRO_EDITOR OTHER PDF Publisher pad rotation messed up with flashed pad./ W, U; B: T8 A7 j
1108574 ADW COMPONENT_BROWSE LifecycleStatus functionality does not work when in Metadata mode. Work correctly in PPT Mode
! }& K* P4 e& S% M& t+ z1109095 SIP_LAYOUT WIREBOND Bondfinger move in hug mode create drcs1 c$ D! U- v" J7 y* ?- u
1109113 ALLEGRO_EDITOR DATABASE Allegro Netrev crash with SPB 16.6, v; J# V; b3 _# E$ Q" q* }. ?+ q
1109622 SIP_LAYOUT DATABASE In a wirebond design, the ratsnests with 'Closest Endpoint' should not point to the die pins.' N5 l3 A( m6 k, F
1110077 ALLEGRO_EDITOR DRC_CONSTR Duplicate Drill Hole DRC's are not shown for Pins overlapped in same symbol unless "Min metal to metal" DRC is turned ON
) h& G8 v/ r' R) S* J: G- Q3 @  j1110256 ALLEGRO_EDITOR SHAPE Auto void on dynamic shape is not correct in 16.6
# |% x, |0 X" P: \! r1110264 RF_PCB FE_IFF_IMPORT IFF Import in DEHDL has component offset
) `  O0 s5 S$ h6 z- K1 P7 ?- D1111226 ALLEGRO_EDITOR DATABASE Name too long error with Uprev command when output file name exceeds 31 characters
" s: B" f7 [& G1 P- o1111234 ALLEGRO_EDITOR MANUFACT Double digit drill character overlaps with figures triangle, hexagon and octagon in NC drill legend
" ]- j% B2 Z. ]1 F; F0 J2 ~+ G1112431 SIP_LAYOUT COLOR Frequent crash while working with latest version of CDNSIP5 j3 a. t, u# A5 z( P
1112493 ALLEGRO_EDITOR DATABASE Customer does not like 16.6 Ratsnest points Closest Endpoint
5 W. W( v3 n7 H! m) y8 G( A* S. e1112774 GRE CORE Allegro GRE not able to commit plan after topological plan8 d  ^. O$ J) P# r$ d- B
1113908 ALLEGRO_EDITOR COLOR Dehilight command fails to remove highlight pattern on a cline, without removing net custom color.0 S% \1 j, y1 M; C& o
1114815 ALLEGRO_EDITOR OTHER Q1: Switchversion error when reading -fa file8 p: O' `' N: ^, n
1114994 ALLEGRO_EDITOR DATABASE Getting an error after upreving components to 16.66 ^& j) x+ n6 \. t0 N/ W/ _- Z3 K
游客,如果您要查看本帖隐藏内容请回复

评分

参与人数 1贡献 +4 收起 理由
interrupt + 4 很给力!

查看全部评分

分享到:  QQ好友和群QQ好友和群 QQ空间QQ空间 腾讯微博腾讯微博 腾讯朋友腾讯朋友 微信微信
收藏收藏 支持!支持! 反对!反对!

24

主题

419

帖子

542

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
542
10#
发表于 2016-2-12 15:42 | 只看该作者
谢谢分享

0

主题

37

帖子

117

积分

二级会员(20)

Rank: 2Rank: 2

积分
117
9#
发表于 2013-5-14 15:10 | 只看该作者
/ {- z& F) `) {! g2 I$ m. h8 I4 O
感谢分享,呵呵。 百度网盘已经被干掉了

3

主题

157

帖子

2697

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2697
8#
发表于 2013-5-7 09:25 | 只看该作者
更新的好快呀。。。。。。。。。

98

主题

1043

帖子

5951

积分

五级会员(50)

Rank: 5

积分
5951
7#
发表于 2013-5-6 08:43 | 只看该作者
谢谢,ding

0

主题

16

帖子

926

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
926
6#
发表于 2013-5-4 08:56 | 只看该作者
谢谢

5

主题

92

帖子

2533

积分

四级会员(40)

Rank: 4Rank: 4Rank: 4Rank: 4

积分
2533
5#
 楼主| 发表于 2013-5-3 15:23 | 只看该作者
l81004666 发表于 2013-5-2 23:38 1 b9 P3 [2 N6 ?. `/ z4 B5 L$ A
最新的补丁包含了之前版本的补丁内容吗?

$ _; _( Z- W/ k包含,只需装最新的补丁就行。

4

主题

257

帖子

702

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
702
4#
发表于 2013-5-3 12:02 | 只看该作者

0

主题

16

帖子

926

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
926
3#
发表于 2013-5-2 23:38 | 只看该作者
最新的补丁包含了之前版本的补丁内容吗?

2

主题

56

帖子

440

积分

三级会员(30)

Rank: 3Rank: 3Rank: 3

积分
440
2#
发表于 2013-5-2 13:18 | 只看该作者
感谢分享,呵呵。" s7 X, T& O4 S$ U5 k! g
您需要登录后才可以回帖 登录 | 注册

本版积分规则

关闭

推荐内容上一条 /1 下一条

巢课

技术风云榜

关于我们|手机版|EDA365 ( 粤ICP备18020198号 )

GMT+8, 2024-10-23 17:33 , Processed in 0.089710 second(s), 37 queries , Gzip On.

深圳市墨知创新科技有限公司

地址:深圳市南山区科技生态园2栋A座805 电话:19926409050

快速回复 返回顶部 返回列表