|
EDA365欢迎您!
您需要 登录 才可以下载或查看,没有帐号?注册
x
===============================================
; [$ F/ L" U, ^
' E& O6 K5 |. E) v3 k2 u2 zCADENCE SPB RELEASE 16.3 README -- UNIX Version
) S6 Z* b+ h9 @4 G
- C6 t9 O1 z6 U===============================================
. M! X- W/ F, D6 Y6 [
5 e4 \7 H( e, b8 d* G& O3 d' c$ r8 @3 Y& v; Z3 v; |1 I
INSTALLATION GUIDE' J3 I6 Z0 F. Q; S9 M- _7 Z
' J1 [) v1 k) K3 [# ?--------------------9 }/ F4 t; w7 y! e5 h
You can find the UNIX installation guide on Cadence Online Support or the( g/ H9 ]! z: B7 F3 i8 c
Cadence downloads site.
% D! { |# n1 `- V+ l: K/ Q- t/ y3 Z: f( T
) ]" `5 V5 _& J7 C+ U( R5 S! b# y" X5 s
MIGRATION INFORMATION
- a6 l- x* n/ [$ \' r7 S
, v# l3 C& _- K& |! p: F-----------------------
|9 c5 h) V: h# k0 W) j% I* xImportant migration information is contained in the "Migration
6 g% I1 g' d7 @) lGuide for Allegro Platform Products Release 16.3", which is
' ?2 R/ S q/ U- @7 Ravailable when you install this software or on Cadence Online Support.# o1 _- e. w! V: s$ W
' o3 E1 E& h/ `# O- P% I
2 v6 E9 Z% a* x: {2 P. M/ Y
SYSTEM REQUIREMENTS
# P) P5 {+ O! Z8 B. }0 O% n7 u
2 ]- a5 R* S. Z8 ]----------------------
w6 Y8 J" f- z: ]& D! K" g0 l h- }! _; ?0 E! W! E. W
Information about minimum and recommended system requirements can be
9 j0 u- D3 c1 |0 D+ Efound in the "Allegro Platform System Requirements" document in the
. a3 `/ c9 ]) HCadence product documentation or on Cadence Online Support.% E0 g1 V! _+ q5 u. T3 l
+ v" t( u' t% x1 Q2 x3 D7 k6 k2 C% t3 R% z6 _
WHAT'S NEW# N- a6 p" r9 s ~3 ~
----------% ?# g% E% b! {8 G. M/ a: R
Product release notes are available at:4 ]; f1 K7 D9 a
[url=http://support.cadence.com/wps/mypoc/cos?uri=deeplinkminocumentViewer]http://support.cadence.com/wps/mypoc/cos?uri=deeplinkminocumentViewer[/url];: Q9 c' U% t0 }9 _" k
src=pubs;q=landing/spb163/prodList.html
/ i$ C$ c- W3 V* F/ a$ j" ^$ o3 E0 t+ z" M1 q: {7 Y6 b0 s
+ I1 g. R% A& o( s3 ]
KPNS
* H. l( M: |- `9 W o----1 W P! L7 }0 o5 a8 z" |0 d
The Known Problems and Solutions (KPNS) document is located at:6 B/ G9 i8 }9 K
[url=http://support.cadence.com/wps/mypoc/cos?uri=deeplinkminocumentViewer]http://support.cadence.com/wps/mypoc/cos?uri=deeplinkmin:DocumentViewer[/url];
8 M! L5 i+ M5 Q) i, z2 g9 L* Esrc=pubs;q=landing/spb163/kpnsList.html7 ^# S( N6 c6 b+ H) l4 Q
, H' u' e2 u- h1 V4 r; \! h( j; N( u3 |/ m/ F d% j
Allegro /SigXplorer ABIML LIBRARIES FOR DEFAULT TRACE MODELS' C; q+ Y" w$ K |* h: J) s5 F! q
3 s# F9 \' ]1 a/ {: y--------------------------------------------------------------
6 t. U" \2 F* x! w, z9 V# d3 \The Allegro /SigXplorer ABIML Library is a free library that includes ABIML 7 \5 J5 f5 o" B8 Q7 a, Z( |( R
libraries for SigXplorer default trace models with surface roughness effect. 4 v' b4 y3 K: O" I; D' D
It is designed to provide accurate trace models in Allegro /SigXplorer without , }9 d; @/ J# _& F6 j
time consuming EMS2D solver runs. The libraries can be found at:
$ X, @/ u+ q" _5 P* Yhttp://www.cadence.com/products/pcb/pages/Downloads.aspx
- K: N6 [ [ A+ M! ^* a
: Z- ^# }( N; u2 W6 U/ `, oThis ABIML library is provided free of charge for use with Allegro and SigXplorer.
3 |1 e% K6 B" M# s" e" W3 X+ r( eThe library is provided as a zipped archive, with installation instructions included.- } m; l# K& K9 ]! a/ h& f! [) j* O% z
: d! E" g+ [6 C3 V0 y
CUSTOM ENVIRONMENTS% L2 P9 c2 X& b$ g8 e2 @% }+ e
+ t3 g( e& r/ [$ k
-------------------4 c- w, l; a, H2 u' P$ L% n& o! @
Customers using custom batch files or scripts to set up their environments must add % f1 Y3 D- s# W& l" r
the following to their path. There is the potential that some Allegro products may not5 h3 ^9 Z8 p7 J ?1 B2 i) j1 o. q
launch without this setting.
3 X3 M3 F4 D2 x3 O2 O%CDSROOT%\OpenAccess\bin\win32\opt% J: t( u* Z9 \- A" T1 q% U
( i+ ]+ J9 S' W) }7 p1 V; B
; L# ~, {6 _; B8 X% `
5 ]; ?' R+ q8 x( F( L" u, a9 W( ]
9 `0 a# T) `' B0 Z
List of Fixed CCRs% p2 v, |) i; e, E1 u
-------------------1 j. F/ G* F; h
-------------------
* o+ X4 [4 e: X/ o% R9 g7 ~+ i- P1 H$ m5 Y: K; F
, r4 \! \' e2 l( |$ i- \% A+ I: ^, J' Z
ENHANCEMENT CCRs
" J" o8 l5 y }) I I& B! \+ v; |----------------
! D: g- w1 N- f$ I m8 r
6 i. |8 r9 f/ B1 C# b+ h' r# `CCR Description
) r7 N+ k1 F6 V: X6 N----- -----------
- Q& g) p" i8 [( j* v7 @8 l6 b C----- -----------
. e5 Q3 i! j9 b1 z. E* ~& a! q# ~5 m, G6 D8 i/ ]: W C
7419 Customer menu options added to Allegro menus
: @' Z# G3 ?) b; c8230 Use via in area constraint does not work
# T" d2 u7 A H10658 Modify default formatting for Label texts and linewidths0 c- i5 Z% Q2 ]5 S& p6 `
12216 Cannot set color or line width for wires on net-by net basis5 v# o& Z3 [+ |; u5 w
13083 flip/mirror design to back side, R1 z, A5 d C9 ], _+ J! E- g+ R
13373 Select length of pin graphics
% Q( _; u! B( w- T: J2 D- G18072 Add docking option for probe cursor box.
+ Q3 y" [+ l5 d( K- A7 O: J$ d21451 Change Probe print trace color yellow to alternate., R$ Z; p) C D# @. ?1 E+ G
32798 pxllite complex hierarchy netname enhancement
, A) b, E: N9 Z4 J39600 Option to see time spent on allegro database7 l% M! `) Y2 z9 P' T
60427 Add different subclasses for pin_number top and bottom' }6 S) `* i9 A! B8 q4 V
132769 Footprint viewer in CIS should also show pad spacing info! w. J3 o" V( L$ h( g- y
158838 Need easy way to delete marker% N0 @' q ^" A' z9 o
159977 need attribute mapping capability in mbs2lib and mbs2brd+ @, N4 x6 O. }) N% z5 P+ t. r/ l4 ?
164790 Improve autorouting quality on diff pair w/match length rule/ m% _& c2 h4 r: s$ A' c1 D" Q- G
205909 Constraint Manager displays in Allegro no graphic mode+ j% o( ^, `: v& h
210027 Delete dynamic shape removes net name from copied vias$ p( {% M" ?* I9 R$ t
222127 PADS_IN: Constraints are not imported with the design.1 O5 b) z+ M; f+ J1 t- ^
236698 Report Unused parts in multiple parts package should be DRC4 v/ Q0 \; |8 I* m7 H
245193 export dxf height information when blocks are unchecked
6 l, X8 i X7 h: H' X254183 Multithreading for DRC and CM analysis in Allegro
* O3 T$ T/ D4 U6 R. ?0 J; l282027 Problem with Split Part and part graphics
3 \) m% `8 g# W* ~3 X2 P5 }$ F282507 request to import IBIS file directly' s+ O% ~! m& U& f# J% |
283698 place by schematic page number window need enhancement$ q2 J2 u7 r( Q# P1 P1 ~, t- D
288540 Schematic page# display order request for Quick place
( l8 E0 O- {: G2 G* Q! }3 R- B+ U* k e5 R290641 Option to copy paste cursor value
' d, X- ?2 ^& D( U; t298081 Models from Funtion.olb need more explanation
$ D9 t7 d7 \0 |% |( p323813 Need negation and exclusion function in ADE reports
* F1 v7 j0 e' w341484 Wirebond: Tools to generate wirebond manufacturing outputs! e! H1 k/ m: |6 W$ I
353212 Variant Name is not coming in Standard BOM. r; V7 Y) M/ k( _0 f
360602 Enhancement to Show element on a via
0 V" P: K" ^# k7 I, {" e. d362934 Enhancement for Allegro to utilize Dual Processors.
+ V, P7 M% p' V2 |& Z364850 change the font properties of Label Text x$ o9 ~+ P) q
367468 Need a real DML_PATH environment variable
! v$ p, g* ^" |- M380714 Ability to have Power pin set to Not Connect5 K8 ~ Q1 c7 H' J7 b% G+ D8 ^
382860 Display parts and nets in different colors( {( u1 W0 F) H2 p2 U) Q3 D
384488 Add DEVICE and REFDES filter to Signal Model Browser" p: B( z, q& ^5 H% g
391487 Ability to have user defined directory for storing distribution files for MC analysis
- e6 ]( w+ _' H8 Z, W420008 The renamed differential pair names are different in CM of ConceptHDL and CM of Allegro.. L, l" B/ h. U7 S: b
420023 It should be possible to Delete a differential pair defined by SIGNAL_MODEL (.dml) on CM.' D/ z) z2 E1 |4 y; E. Q
420648 Need to get RF Elements to retain previously entered values" q V% p9 [* w: m3 H/ E
429280 ARC is unable to load/save rules - submitted for tracking with Medtronic SiP benchmark
z$ n" P& q" G430549 GUI for ADRC XML Rule files1 [; b, n( K! d7 Y f" t
430558 Store last used ADRC rule check ini and check values in .sip database, v2 b7 P3 g2 w2 a: X: N% J8 w
452606 Can we have last plot as a default
9 p# g G/ S6 [7 t1 I454452 Allow neighboring/overlapping die pads on same net to go to same finger during wirebond add.1 }+ V5 k" y. E$ R$ D3 ?+ Z7 c6 P6 ?
464056 Setup option to always prompt to baseline a new part
5 ^; k; T& _; H$ k# b0 d# x0 T469378 Enhancement : Hide/Unhide feature for trace
5 A2 |" A9 _) n! Z3 @2 ?475077 Schematic Generation Setup form is missing the Port symbol selection. It was there in the 15.7 release.8 X/ M; T& h8 n* M) ]3 Z
475714 User Guide should mention that Temp Sweep is not honored in AA Flow?/ |: ]1 _* t( q& e0 m; z
480843 Requesting ability to View > Zoom Mirror current view.1 S- a( B2 P& q1 e
484632 Request for Bond finger to snap to Guide in Free placement of Bond pads
1 V7 e0 x4 d* S. p, _: K490948 Provide a sketch line and text property form" W& v/ \0 M0 K) a8 ?
500550 CRef's should be preserved with the next run of the schgen in the preserve mode.( x8 I% | G- ^0 d% A5 U9 @4 @3 I
505284 Enhance The ConceptHDL can set the color for $XR0 property.
. x) K' s6 }# K) {) O* b512748 improving arc routing
U h Y. ]0 A7 d( }; l" A; n$ Y513967 staggered C-line via arrays' B+ i. o8 \( g& k& H. ~
515333 Option to specify spacing between Components in the Generated Schematic9 k" L) w: h: z/ ?) t! c
525748 Why is MC Analysis Sigma value 1/3rd of 15.7 version value?
) ?- c1 U' g5 O8 O526818 Retain Hard Packaging Information option does not work for SECs.
' F" x, L% t+ e528391 SigXplorer measurement is wrong; p+ v2 d8 L7 s$ \) [1 q
533844 Allegro password not encrypted in the .brd file.
" e# A; v+ R( H, D536681 In the ADRC tool requesting a "Layer" option for Conductor to Package Substrate Edge Spacing0 E+ J4 U6 J' N' o$ i a. \
536948 Allow sorting of power symbols* v' X% W( k) {) H. p+ _" U2 V
539407 In ADRC Minimum Shape Check requesting individual "Layer" option0 V' e! W) V: Z$ i0 ~
541145 slide command does not support to keeping the existing arc
4 I1 G, N3 I3 n- R541214 about supporting OpenDrain Model in Quad2signoise# w$ A0 [2 b1 z- t( q
542414 A function to force diff pair spacing to primary gap.
4 M7 @3 x! Z8 Y. w542803 A "Minimum Shape Check Soldermask" entry is needed in ADRC
0 H* k- z5 K; N543470 Provide rectangle and line width thickness for Drill legend in NC drill Param' s% I4 t- o G5 L9 T# _
543766 Crefer fails to annotate occurrence properties to offpage symbols in replicated blocks- |( `6 Y* x$ K2 |
545408 Cursors are toggled off when deleting a plot, K, w( X8 _5 v$ N% y3 e/ \! V6 W
546891 Enhancement: message improvement when expand design action in Concept& w. H* q0 ^* H: J) B/ q
546985 XOR function to allow to compare layers within different or same designs( c" |' G6 \! ? W0 }8 U5 j! g. a
548920 Add a document of which properties can be synced and which cannot be and the files required& ], F$ T( }8 `) W2 d
553669 Add a 3D viewer to Allegro
: ~/ n8 p O# u+ r& @/ Z" J0 y) r" C555183 Wire Bond Report --- Report field should have save function for reuse
# n+ n& B) r$ P- N: M' }556200 Need listing of DE HDL command names and switches.2 P# U% X+ ~) W$ p
556883 Grid point for Origin to be highlighted: t: M6 N0 O" D
559638 Enhancement for importing height from PADS in allegro! N1 t: r% g; _6 a1 ~3 r8 I
559724 Request cline via arrays to be applied to diffpair nets7 K I4 C' R& S3 e, \4 t9 W9 I
560134 Show Element Customized Display7 h0 Y$ c1 ~' R" g9 O7 J
563957 Enhance Color Dialog form Class/Subclass section to expand vertically when the form size increases.
5 K. i I( d; X568058 Request to have component information available through the context menus! H: \2 r! b) b7 X
569615 Enhancement to import constraints from Mentor Board Station to Allegro PCB2 ?6 U; @: O1 c9 G( D6 u
569680 BOMHDL defaults to the wrong file type when html report type is selected
X( D! o2 I( ?# V; |* J2 I569784 Request ability to assign netname to via during copy! t5 S2 Z- K4 t/ T1 o$ I
569863 User would like to set a larger default trace width
7 w8 I: Y0 y( h6 W$ T7 O+ b- m1 K9 ?570128 Enhancement : Packager setup for subdesign drop down
, _. l& |9 ]/ y* C& \, c570195 SiP - Provide option to create/combine BF labeling with additional text required for Bond diagrams
: S3 [2 n7 z% v3 O/ e5 E570861 Unconnected mark does not be removed even after wire is connected to the pin.
) v5 V- g/ B5 U& l575211 Web links in CIS explorer are not working when Firefox 3 as a default Browser
+ M5 F2 d& y/ B3 c: R577944 Enhancement request to have the drill legend for thru holes and slots to be separated without being on top of each other
+ N+ M7 ?/ ~- U7 ~2 q583630 Can Multiple Section pop up box be disabled?7 p8 T' I& H' `4 l" ~0 Y8 }/ j
583712 Ability to have string values for SCHEMATIC_GROUP property
1 c# b: ^' x7 t$ l585904 Find a schematic page with help of nets3 B2 W( b( O4 _; n. v! [
589512 RF component snap is 'too clever'
n# }% t6 @$ k. a' ]0 ?% r" B590246 CIS to Allegro flow to include or ignore constraints same as HDL to Allegro# m* j4 a8 h, l' H5 ]& Y
591306 Suppress RF edit window when changing RF Element properties
$ ]* | m( k7 f1 o: f591318 Use RF setup values or retain changed values in RF Element forms
7 G* C, K( y& ?# i& Y4 o591443 Temporary highlighting is lost when using the Copy command7 L6 g" {( U1 a: _* Z
591450 Provide a dynamic tapering option to RF PCB Route/ Y& Z0 _* M- u0 K
591489 Would like to suppress RF Snap windowing around the user pick automatically
% V, Q8 k9 k( v, r3 ~7 l591812 Provide move options for the RF Snap command9 L* k2 n$ Q8 x! k$ J( C- m6 M3 l
591817 Provide easy group and element ID in repackage form* m1 l$ _' n8 n- I, i3 S3 E
591825 Quickplace for RF Elements
/ c# ]2 a% D8 `1 N0 n: I591865 Request for more information on 'Other' Netlist formats0 Z8 _& Y4 j! j" [3 O, I2 D
596392 Publish PDF needs improved error messages for missing installation.
" u9 a# f, L5 f( ~596555 Request alias symbols documentation to include and clarify when necessary to rotate 180 degrees
/ F1 W- q# {1 P+ C) q% J+ t596843 Cannot do global search after importing read-only schematic block
$ V4 r l5 |4 C) Q3 Q+ R597808 Option to increase the default thickness of all traces in Probe8 c7 R, g( R! Q8 L$ f% Y5 N7 F
599499 Plotting from within Allegro does not find path to stipple file6 v' X6 f5 l: |5 \
604125 Manufacture>Create Bond finger Soldermask.# J! v5 p# n) ^
605023 Need rats by layer function for Free Viewer
4 s$ ^5 f4 y. h3 d s2 C0 F605112 Dies should not be counted as conductor layers in Design Summary Report of SiP
. b3 o+ p0 _" j" g! D605373 importing and Exporting BondWires
2 c$ u' \* u5 x5 j; O609035 Voltage_bus part - Make pin number invisible
d# L; H9 v7 e$ e' F3 b' n609561 Enhance Circuit Replicate to support coppers shapes connect lines and vias
9 f" a5 L. l4 k610934 Retain user input values in RF PCB forms2 B- M4 H# z9 ?+ y
612008 Mirror Rules need to be documented for axlTransformObject.6 E& w1 _' u% l7 U8 \8 I* V2 I
613639 Update Documentation for "split_inst_name" property.
5 ^- Z& D+ t! t8 {2 Q; z% e8 c+ L614345 Email facility for Design partition on Solaris does not work
/ E) F1 }! \2 w" I/ U- e615139 option DMFACTOR documentation missing in pspcref.pdf& u- `4 }% L, }1 X) P
615374 Retain Soldermask Thickness value in 3D Viewer Options
* S/ E/ b. ]6 S: H. G2 C3 z: S615850 Auto Setup should honor device setup parameters if component value is null
# `. \' L2 n" E; ?615988 PDV WHen importing from Mentor does the browser not remember the last location of import
% r6 g* p4 P m" B) @. g616529 15.7 Design Entry HDL fails with Out of Memory message
, E9 L S( g6 Q. V: x616873 Uppercase characters in design name error should be improved
# S" [ L M+ s8 n& |9 V! L# k617976 Enhancement for a way to sort user subclass in define subclass form8 S4 `2 O' y1 _. [( p' l, ~. k0 `
620289 Server 2003 support information in pcbsystemreqs.pdf
% w$ i# P. a2 a2 P/ y620303 Enhancement: Shortcut key for "Select Entire Net"- h3 g6 @: I7 a& l0 i$ C
621054 Renamed net in netlist isolates components from the rest of the net.
1 m9 [% m3 D3 K621955 Offset Via Generator utility should show a warning message if vias are already present.& m; D/ S, ?* k
622203 Requesting that "DFA Constraint Spreadsheet" icon be added in Customization >Toolbar commands% D- L& w9 \, y5 e3 v+ P$ X
623218 display pin names associated with a net in net Properties0 Y0 m5 }/ x6 }& k
623908 Mirror Symbols while dynamically moving enhancement6 Y7 v0 h$ d6 o, q# w7 l
624817 Display padstack name in data tips when hovering over Pad-stack
6 ~% t4 F( k& d625733 In Netlist Report they are requesting square bracket vs angle bracket6 M( Z1 C5 R5 y2 l3 v D
626605 Extract topology with routed interconnect to include via's in Allegro DesignPlanner, PCB XL and PCB GXL
# I; S' C8 U$ S/ ^, D626673 16.2 Die Stack Editor - Add option for DIE x y cords within DIE STACK form - shows rotation and allows move but
) h$ }, d s1 S; C; J! `629008 enhancements for find command$ g6 m6 T, u1 n& Q! j
629548 Request an Option in Create Plating Bar where it may be directed to a different Subclass, ^6 q# w& D7 X* I, x
630949 DRC for bond wire to bond wire requires additional parameter "wire profile" to "wire profile"
9 N( q# @/ q! P630955 SCM does not see design difference after update of fixed die/BGA in cdnsip
" ]9 Q1 W2 b) V- ~630973 SCM should see the net assignment made in CDNSIP for Power and Ground pins. \5 N' t2 L+ M& @* }2 j
631609 Clarify how to generate a cref.dat file in Cadence Help
8 t, |5 r: y3 R7 B1 {631697 Want to degass many shapes in succession with custom parameters
8 x) M3 ^ r0 h7 w' O8 M/ _632754 pspPN and lib_list should reflect location of new models in 16.2% k9 h3 e8 O) x Q8 U+ Y
633440 Sensitivity not varying components correctly
6 S" P) V2 o! S9 `% j1 p: W# @633842 Add note to docs regarding padstack quickview
6 x9 Z+ ]1 M8 p7 K9 j9 h) t1 O634350 Enhancement suggestions for pop up info boxes.
3 f7 y* Y8 ~3 ~+ k634877 Export netlist with properties changes scope from global to local
% _2 u9 t6 r; Z* y' M( `# T635118 SKILL variable to obtain list of Classes and user defined subclasses in a database; U7 p7 @6 b+ k' \$ t7 u
635233 Place hierarchical pin tool tip. l: \ L5 r) R# F
635543 Any command to get the current line/lock type information?
0 ^4 D* R2 t9 ?, _7 Z635579 Enhancement for Structured format in parameter file6 i f) o6 |( y5 d+ \
636930 Die Export option to create symbol either from schematic or layout6 x; ?- P! w! ^- w0 x1 Q
637195 Allow for SKill access to backdrill info on padstacks
3 \8 h) h- Z+ ?5 K3 e6 d) w637768 Enhancement to assign different colors to different net based on a unique property9 ]. y/ ~; ]. y0 S3 v+ d
638455 Enhancement: Add some details regarding nomd.lib
, g- F( @# L# ^638581 ENH - Press ESC button Spreadsheet window disappear" n5 F1 }) k# C9 L$ F
638622 Add note to CM Spacing Domain Region worksheets regarding shape2element clearance
/ A1 ]8 l2 w; K/ c& Q6 M$ K638910 Enhancement to sort the list of available vias alphabetically in the via list ?
8 q/ B' Z. z$ z% V9 e639630 Does the Net_Short property work with Modules? `. [# C$ f. N3 Y1 G9 w
640262 Request object membership count in the status line and forms of CM.( u$ B5 a) j [' ^
640280 Provide resizable windows in CM and other apps
, o4 M+ M |; \; x' G3 z640668 File>Change Editor needs ability to go from GXL to Performance L or Design L.
! N! x- P3 }" M0 S( H( s642095 Ability to disable the Pop-Up description of elements s. U+ S1 ^, U3 H8 s8 F
642298 ENH: For license checkout detailed message
4 \" W, l& S' n* T% v642422 After Copy parameters from one part to other in partmanager forgets previously highlighted line
% J/ \1 U/ ^' g642865 Allow format of hyperlinks in ptf files
6 l# K/ {0 [: N8 E" X642894 ERROR(SPCOCN-1993) is not documented anywhere in Cadence Help
6 @) o8 _4 V" D0 ^9 x643381 Add an option to ts2dml to allow user specified port ordering.5 c) c! v6 @% n, y! P
643390 Request for a switch or button that would allow Properties to be maintained during a shape merge
' g* G' u8 Y$ |" q643625 Bond Wire export to DXF does not support WYSWYG
+ {+ G, n( B1 z9 V; _643790 Include Associated Components in the Verilog netlist# B$ P5 P+ v. x9 m1 R8 [) r% Q
644216 Store Filter Row Data and Units Of Measurement in site-specific file.
8 B( E9 `, ?, r9 u. H- K644248 Need a better solution to identify and handle unstuffed components
+ \% [3 L2 `8 h8 R+ V644350 Incorrect upper/lower case for axlPadstackToDisk in Allegro SKILL reference manual
! h3 M4 B5 ]) N$ G1 G646662 Enhancement to add feature to toggle on/off inter communication tool from within PCB Editor when using DE CIS.8 R. I# [ c! @
646981 about the treatment of NO_GLOSS property in Missing Fillets Report' o2 V) u, M$ i2 Z7 q+ I
647480 global setting for adrc settings in sip via techfile
& a% t. I! X; D/ y3 L( P6 L647617 Degassing not suppressing shapes less than size specified( Z( H7 C8 ^' z5 `% S9 ^0 W
648210 Request for Working Layer (WL) model in all tier Allegro tools..
+ M' K6 o% N1 I- Q: u) K4 n648218 must delete keyword "multiwire" from Doc* @6 M M" n5 S# P8 N" w
648533 The cross probe highlighting between DEHDL and Allegro PCB Editor is not documented, z x6 p) v3 R& P4 ?4 P6 [3 t, L$ s
648801 Stream Out issue for SPACER) K$ w6 {& |4 M* w+ x
648930 If two PPT option set names match a given component which one will be used?
( y! a$ x8 Z5 ~+ A; f649603 about spara import
" v% ]1 n. X# C& t. Y& B649607 Management of SiP Technology File and Project Information/ H1 V; b* p6 B3 M! Z! `
649610 Management of Part Table (PTF) Files) Q6 u# h( X. v
649613 Management of Library Lists
0 d0 [( n+ E1 X, i* X4 U2 l- [652335 Tooltips clutter Place Part dialog.Option to switch it OF and ON$ G+ f5 ~+ u4 r1 x* m
652511 Unplace Component command
/ U# j3 H: @# |1 x# a6 t652554 Enhancement request for Allegro to check the vias used to the allowable vias defined in constraint manager, P5 t. M, a/ W! j
652939 Is there a way to predefine the values for Sample Start Height and Sample Start Length in Wire Profile Editor?
. ^! y% P, }0 t' W4 m3 Z/ O653027 Explicit RMB "Done" option is required in Part Developer symbol editor when editing text
7 ~& s/ ~2 a! o- a) `, y7 t7 z0 E; e653359 Setting the $PN to # does not set the pin numbers to invisible when part is sectioned using the section command" ?$ l6 ~: K! j% e2 O; z% O5 j
653420 Enhance ADRC rule for Acute Angle Merged Metal Check to work on a user defined minimum constraint value
/ m5 M% I7 e2 L2 l9 \0 N653471 Request for Die Text In Wizard option to Flip the DIE coordinates
3 B+ Q0 X, k0 v& ], M0 e653825 sigxp_tier was not reset when installing a new product suite
$ w+ z' Y% m, Q3 A8 b( M657180 Enhancement: Tooltip for DRC markers
; t- B( M- j) X9 n( I657187 SI model delete enhancement
% K/ h4 o5 g8 B, j657189 SI Model assign enhancement #2
" s. s" B' X( z0 f. ]657501 Negative planes doesn't match with Film View
?& F* j. _+ e0 H7 w- X1 o659543 Need a Report to show which Die Pins have no bond wire attached( V1 J9 j+ W5 [
659661 Function needs for setting the rotation angle in finger by group.8 n8 f' ~& w5 O% O
661477 Color192 window sections to be resizable% u; ]6 t6 K! w
662215 Please add the function of renaming net by batch command.
; a0 @2 q' Q! F9 \0 j% D+ P662325 Skill code example axlDBGetProperties.txt not correct
8 V9 Q" @7 t" f662982 When you edit shape, ministat should always enable shape
+ t3 @0 c- _7 O* G( b663260 Enhancement: ALG0051 message should be more specific, x6 Z" F5 C' k5 w
663754 Enhancement to create Device file when saving dra file on opening another design5 q( A( E5 W/ @! }' L+ x
664240 Add CNVPATH in User Preferences to place default CNV files/ l% f: X/ D: }0 t
665798 163BETA - provide graphical examples to show result of Flexible Shape Editor actions( d; G9 ^$ }. K! K
666186 Enhancement FishEye functionality in Variant View Mode
+ c3 k H, U ~; q6 `# [/ c0 F666768 Temporary graphics for modules / groups do not reflect true size0 \4 M0 p3 Y8 r' M7 V" O% [/ R
666775 Update microvia to microvia DRC markings to avoid upper and lower case confusion' L% h( l5 {( }& m' N# [* z S
667773 Request for ability to set grid definition by entering simple formula
+ y" G0 w+ J8 `6 d z668110 Customer wants to enter the value of radius when editing routes.
. L% M/ \+ i: Y4 `669373 Xnets are not formed correctly in CM. Up to 14 'extra' in a copy of the same design.
, p+ R* W1 X5 K$ J* ]& d669380 Add options for ts2dml in MI" u( y; @- S+ ^# D
669798 Add all 5 Dyn_Thermal_Con_Type property options to Via_Array.3 I( [5 `0 e: P8 {' n7 Y
670775 Request to make the SKILL _axlSetDynamicsRotation and Mirror functions public
) m' Y1 l; W6 ^8 b: y4 K# R671194 Allegro not to crash when opening unsupported files* f0 r! b! d& c- t$ A" X9 R
671337 Request performance improvement to access DML libraries from SigXplorer or PCB SI.; F) I0 k: c' F( g5 ?3 y
671757 Handling of double quotes in HSPICE subckt.
+ s- r D( s+ a& A672930 ERROR [DRC0039] Tap may not be connected with the bus Check Entire net8 z5 k6 H7 t/ a' l
674666 Report the wirebonds XY coordinates
( n) ~8 T+ @6 b) l) Z+ _675118 Cline change width command enhancement% T6 b% e& F& x
675151 Insert comment option for database elements
( R: ?5 j. g. Y; E675398 RF PCB setup should automatically point at the project file if Allegro is launched form a project manager
! ?! p# V8 ~- o3 v ]5 ^5 d675551 schematic to sip layout fail% y- p3 k: u1 y. ~
676814 Signal Library command with Allegro performance license.
5 i+ d3 W, [, N1 d676906 Add switch -regenerate_xnets to the dbdoctor dUI
! h6 K! `' p0 R- Z; k$ |677983 about setting of ibis2signoise option "-d" as default
! P9 k6 _9 B. `8 W678036 Request for a Physical design compare.# e0 i1 v" ?2 L$ L1 |) U
678798 Identify DC nets command doesn't remove the RATSNEST_SCHEDULE
6 q3 z) ?0 |. x3 I) T* n679926 Testprep fails with no route keepin. Message in testprep.log ambigious at best
5 }( H P+ f3 x; y" p# d' x! E9 `680586 Explanation of functions and macros in online help* S: f) O8 `& _2 `0 Y
682695 Offset is outside or on pad edge. DEFAULT INTERNAL: REGULAR-PAD message needs rephrased- S) J* y2 w- Z: |& N3 V
682865 When using PTC format IDF files don't use forward slashes.
3 T+ s( d( e* B6 i0 Y7 y; F684713 pin_count view needed for packages3 n4 R. H7 O. y; K. Q
684796 do not delete all vias with DRC for via array/ t" h7 ~; O5 i& Y2 V: a g
686103 Replace vias evenly spaced apart8 E5 B; G# `. O# T: m, G& A v
686112 Add Connect and Slide keeps cline length( j5 m. ?* ~% R4 F( c; Z
686122 Select objects by polygon( E! i' s7 l4 t! v
687155 License for batch signoise command) Q& r( u; Q. h( ~1 O( I
687187 BGA Full stagger matrix wizard generation
/ d) C1 |9 K# E2 W% g1 s, J687201 Improvement in Find feature- y, ^) K( }0 g7 k
687685 Documentation of new properties in Variables block
- t U$ [ J* I# Q688047 Include blank space in pin name as the illegal character in PDV user guide# K3 [: g8 r# M" K4 ?# g- H
688830 renaming feature discrete library translator
6 t8 G$ u/ R; P; h: V5 j4 t+ \; o6 q689720 Need the ability to re-center Vis's in center of Pins when a Die is changed.
, I7 R- z+ v& ]0 t* J9 ?6 J695957 master.tag generated from the table design needs to contain the verilog representation of the sch.
- k: e; x0 r8 r! `696661 Add ability in Offset Via Generator to add vias per a given Net. l' o v) S: C: |5 D* |
696812 provide description for axlCnsPurgeAll() skill function in doc
3 b+ E8 j6 U' p- j7 H697824 Components not installed of variant design should not be extracted into SigXplorer.
3 x5 K& y# e I; k5 k% f698097 Color Dialog form (color192) does not resize correctly
. l! m3 q0 Q0 {6 t, I700262 Unable to add Signal Library Model paths in the Allegro Physical Viewer (part of the Allegro PCB SI -L tool)) V# `3 O( c! P4 j2 d5 V5 Y- K
700712 Defined pin locations are not used when using Die Text-in Wizard with default option Center pins on symbol origin
, Z$ V+ i* S+ _701514 axlCNSGetSpacing online documentation enhancement request regarding "bbvia_gap"
" m9 V+ ~& ]- D2 B: _) d: g: |* [702190 Request support of Windows 2008 Server Editions.
5 r/ i& e# ~) f" Q- P7 _702613 Request SaveRefdesModelAssignments support the include original model path option.8 B" z7 {1 S% d7 Y2 [- M6 J
703905 Need Hot Fix number Info on Help >> About
8 l6 n+ g, X8 k9 ~' p! y704594 Update symbol removes the text present on Package_Geometry/Silkscreen
$ a- u6 N1 a: V! {704899 Split Bundle Methodology Should Include a Next Function
* r2 ]$ J; H6 i5 e% Z& A1 ]) c4 Z705601 Please make listnindex a public Skill command
6 \$ z0 J9 Q/ o& Q705615 During Updating Symbol the text location and size are changed so Reset Text location is confusing
) \8 e; {+ _: I1 B3 L3 Q706165 idf import fails to expand drawing enough to accept text.
9 B) U i- H5 G- ^9 ]' g706457 Change type of the fourth optional argument for Mirror in axlGeoRotatePt to boolean
% |# S* S) H5 [8 t2 e8 v1 G4 [; Y706463 Add optional Character in the starting of each line of the file created by axlLogHeader
% g( a% B3 ]" j/ F+ j706787 Fillet should remain when user slide the segment far from pin/via.5 [7 H3 e9 p; Z% ~, E7 s2 |/ j7 a
709119 Requesting a pull down menu with "Comp" and "Net" to be added in the Offset Via Generator/ T1 L( q8 t! g. e
711837 remove the comma from the image of grid value separator
; O# l6 {9 E8 \714840 Enhancement: Anti-etch can be recognized as Void element.1 ^6 F) z- \3 P# j6 V+ P/ p! C3 `
715454 Option to configure Design Entry HDL for Cadence Help4 V; N4 ?* U, P6 Z8 z1 y, @
715713 Enhancement for Wire Short Check during move feature
7 i6 H* w: D% |- X6 N$ Z716671 About the log file of the na2 interface.
9 ]6 a# n9 s( D- K% v717722 Pad designer File > save as should have recent file name in file field
+ R5 |" G) ~; F5 ?& e4 P" w718431 Enhancement request to have DRC checks on negative layers.$ M6 }5 P ~( A
719050 Log file should contain username date and time while creating or saving .DRA file
/ b& Z. r) l% \+ M' H719514 Request length column be added to the Dangling Line Report% E2 t8 u h0 ]$ J0 ~3 G
720297 about "rip up thermal-relief clines"
m# C: I7 ?" D, F; C& H722346 DRC checks for mismatches in labeling Net
$ f6 k2 n8 _( o k( g! Q723661 Add *.pad in the File of type drop down menu when executing QVUpdate
3 y! w$ y' Q- {% L( K6 p724832 Tackpoint move on a non standard wire bond -> *Error* difference: can't handle (2043.0 - nil)
! U# u, R% i9 N" V. |% F726057 Request incremental DRC update when enabling DFA constraints.2 F, C# T3 w# `2 N2 l
728908 Add Color View Save and Load in Symbol Editor0 a( z' P7 z5 V! a
729947 User would like a metal usage report" Z" l3 d; t! U! \ T
: }: k. s, F. b& L2 f& q; F7 K
q w, E9 D& X3 S' D+ r; wBUG CCRs" }7 A. h: R6 x9 h
--------
; z7 \$ p) B5 i7 L
, E& m/ U, p% x/ s! F5 R3 b6 o8 g! j- `) w2 E0 Y3 w
CCR Description
' P# ^# k( M% f" O* S" w( ^# n----- -----------
" _9 T2 {% D. n. l6 Z7 E* Y----- -----------
# c4 ^/ U- `# H. t
7 L5 C5 P/ B, x. w5 u1 i) n10116 Add Intersheet references does not work in Complex Hierarchy
2 c$ w+ \* v* j; W5 h11833 Junction not automatically placed when it should be.- O: d; w4 N! m* H g
16310 Simple hierarchy, intersheet refs not refering to H-block: m6 ~6 q8 x4 n
19343 Request for intersheet reference to show grid reference zone S9 _$ D6 Q E5 @8 E
22424 Intersheet refs wont work on imported off-page connectors, `& T8 s7 {4 b7 w: r
34275 Ibis2signoise fails with legal characters in file0 H4 w- @1 D4 E% K( ^. `7 G- r. s
85735 Cref annotations of the P_ID+00 Bus were missing F$ w# \5 m9 O U Y. q* ^# }+ n
134692 DDB_WARN: POWER_GROUP prop. not allowed wrongly coming2 m& Q* T7 I+ M( t
199343 Stackup-Aware SigXplorer: ^- [1 G+ l& b2 g5 Y% I @
207620 Part in MISC2.OLB has incorrect pin out
% q2 v* ^: W, `8 v" T& ~7 }' g270347 Changes to AXL SKILL must be Documented.. }3 i6 L; _' x
283839 lm117 dropout voltage is too large
! i' s6 ^) Q. O- p/ m6 @9 {+ W1 Q) i9 b" ^296826 Variant view displays library property+ K0 I1 U2 T. s# q- f
299384 Part rotation resets the text to default position
+ @% u" ~; A+ k* r1 e* {" w" ~328647 Replace Cache takes time for network libraries" d% b# i# }) e% H
340323 Dynamic shapes need same tweaks in 15.7 as in 15.5.1 to fill+ r" T! }& I* Y: X
341035 Dynamic shape fails to fill in design that has cline arcs3 S2 y( M$ P$ m% W4 O T% p
390692 Via not getting transferred through the Area Constraint from Allegro to Specctra; l2 W0 q% d4 |$ Z3 Z1 k4 L9 E
405611 Environment variable for SIGNAL_INSTALL_DIR is resolved.
( K: d; k5 k& O/ O0 x! m# O428261 spaces at end of pin name Could not create new pin inst library correction utility
% [' V" A" m9 y, h- Z! o* [7 e' v, [436908 The color dialog window will loose the vertical scroll bar after being minimized.3 D* ^9 P5 c4 A6 u: }' Z. f0 f
437369 Menu selection of Export > Libraries fails to issue the dlib command.3 Z8 X6 [& }% \' P- d0 a1 l
462783 Busname is too long0 P& J/ N" o% v4 J
495671 Unable to add the signal stubs due to the overlap between SIG_NAME & VALUE Props.
/ [2 O( m& j4 s; f509393 NC drill legend copies null nc_param.txt to current dir.
. G7 ~$ K/ y, L, h) f! W512809 Window Prt.part.ptf shrinks by 30% and I have to maximize it./ X3 P E4 d* j* v6 }8 T
520802 Global Navigate Zoom to Object needs to remember last setting5 A, P- G% [0 Y; {' a# Y H
528686 During text edit the cursor overlaps a letter rather than in between3 N! r O: b! X# v% ], v4 S
531555 The diode BAV99 from library works inverted in compare with the graphical representation.
$ U; W3 N3 m8 q, q! H532603 Specifying TC1 and TC2 properties does not seem to have effect. i1 f) Y6 c# x S$ L
547339 CM-SigXplorer extraction shows different topology in DE HDL vs PCB Editor& P$ p; [( S2 R* m
548143 Dynamic shape on Etch TOP will not void properly. v( h$ S' r7 b. M
550657 Importing registries do not setup printers from MWcontrol: ]( r r) A1 f( K: j/ ]8 x
552227 about die export padstack layer mapping0 e, K5 G H% Q. V" i8 |6 I' V
553035 Cref Synonym and Netsbypage reports do not match netlist. J3 @, {, e& M6 J) |0 \ ]4 G
558164 All variants are affected by function regardless of being called for
! g5 x3 v3 M; t558692 Memory leak problem in loading marker files
( {8 }! o9 D+ h565681 Filling in values in CM by using ctrl+c,ctrl+v and arrow keys is not working as it should.
: ~' Y `# s' a! V# f567606 PDV selecting pins in symbol editor shows pins off grid during move/ c# a5 Z; @( D) D2 [* h
568049 Genview crashes
; z b& m; x) h: @$ y9 ?575353 Large box displayed with place manual-h and no RefDes variable set) h( b- k9 W7 s$ ~) d
581848 not able to edit Padstack Boundary
$ E4 b, P6 e: q7 M7 ]/ l, y, f9 a! W h591847 Add Intersheet References does not work on simple H design.+ n0 e, x, Q1 q- M6 I( `& W: [( U
592381 Physical Min/Max line width values not check on internal rows or forms.
$ W9 h* B' k# D$ O. h y# a593076 Cannot redisplay an invisible OFFPAGE connector's name
. g+ g% P( I" Z9 z0 ~2 l598038 Detail button of Markers window with 16.01
2 w7 @( b+ l3 O U9 m5 {601415 Allegro Design Entry Tutorial corrections.4 N9 C$ n! ]$ H3 V( J& b
601531 When using the place manual command and rotating part a ghost image is left behind
( m' k: m* G$ \7 {% f& I603181 Formula to calculate the Actual Temperature for Smoke is incorrect.* y% F& W. j2 x8 e9 b! M' R. t: ~
604965 need to document how tcl cmd addComponent handles property values with spaces
5 r( [$ z: c' E: t0 B1 W605843 Aliased nets do not fully dehighlight when next net is highlighted; h+ O* }$ ?( B# n6 i
606493 Targeted nets are not remaining targets
$ Z( X& X6 H. j& R; \- B608150 TestPrep generation is creating DRC errors
( u. f- C& h- T1 a/ s9 d! y608787 Missing Constraints Report2 ~, [7 b8 i$ `* e, ^8 G# R
608942 PDF Publisher output misaligns text in tables
, Q0 {: J) y D. C5 y( w$ @3 C612511 Error in Flow Tutorial regarding checking default user units
, |' F3 X; A+ g& P( Y V/ `612982 VLIM model giving error that line is too long
+ g) q( {. B8 X2 r613194 Adding wire bonds with current selection does not yield DRC's, mismatching Allow DRC violations option.
1 M" b6 _$ [. O' S+ u& p. @613738 Variant BOM report lists identical parts in separate lines due to POWER_GROUP& c; d" K& u& O- b9 `2 @
617146 Symbol fails to place through Component Browser
% w* n3 V/ `6 i! R3 g% {7 _617327 Change root operation results in SCM crash
% l3 o# W* @. ]& X( ?618150 Property Editor Functionality6 P/ y4 j3 O$ n
618617 Enabling strokes requires checking/unchecking options boxes8 y, G; O$ M/ c
618771 PDV error SPLBPD-382 when importing from APD.* X4 c, J' V P/ R; a" x; e* x
619053 Diff Pair problem with creating them in DEHDL.% S" w- B" L9 Z8 w9 |4 N
619849 Hierarchical Blocks Loosing reference
* t" B" m# H9 l2 K620001 Measurement's Maximum range calculation is not correct
8 [6 p1 D$ n+ ~: y" G+ e- n, z& ^, @620343 Bogus error during schematic write v' J6 j5 S. [5 p/ m- e
620826 Changing the units of dimensions does not work
7 S, w& a J' H6 |5 _621163 Ambiguity about the how is the ?start of the wire" defined in CDNSIP for ADRC Wire to bondfinger optical short/ k% [ o- n8 P% R* I
622263 Drill Customization sort order for oval oblong slots should account for Size Y8 ?7 u: i+ Y: m5 l& L) l8 E! i+ r; w
622583 Allegro produces erroneous error msg - symbol not found when the placebound is too large for the board.
, `9 F' f0 D1 T; R& d T: o622692 Why is VGSR negative for N-channel MOSFETs
4 C' H! @5 B% D% n. b* S" O( [8 [624378 Device file content conflict
' Y# D4 M2 u1 K624492 Model Editor finds the wrong model definition for BAV99
i% v6 z3 P# [% U1 O( x625462 Symbol pins Property are lost when once stretched
. W3 O+ u6 y" H' ?% }0 w625519 hspice_mt is not used in Channel Analysis simulation
7 l& m b5 G! l$ x8 Q( U626674 Allegro CDS_SITE setting don't appear to match documentation% A" \& K9 C0 p: q6 j& _2 q; M( L
627018 Find Net in instance mode displays twice# N4 Y5 v& \! k; g* V T" ^
627864 EDIF c2esch crashes
% N. e R. S" c, h* J8 {& K628077 Degas not voiding correctly
o @7 e) ?7 u! P L( H628265 no "Unused Blind/Buried Via"Report in APD products f) S6 K; H* K3 v
628845 Markers> Packager menu is unselectable even after pxl.mkr is created.+ l( M1 y( b6 T/ ^
631344 Mouse Wheel Scroll misses the "along with the Control Button"
7 i0 x2 F5 ~! o8 ~633130 The Verilog netlis is wrong
5 V0 E4 u4 m6 X5 ~/ k; o633223 Running skill from a HDL script causes segmentation fault.
* k( z; C- @ b% q, e$ n+ V3 a5 |633473 INPUT_SCRIPT inconsistency when removed from .cpm file- Z$ J& {0 ~! _
634075 draw_etch_outline doesn't work for circular shape/arcs1 \4 q' K7 L. j( l4 d
635779 Allegro OpenGL distorting text at certain zoom levels
/ u6 S+ p& W% ]( _636215 Allegro documentation for Export Parameters is incorrect/ }' W6 X: {' d4 i& `/ r
636688 Signal Model Assignment UI and Find filter association is broken# }3 g7 S, H) o6 ~8 H6 ]
636819 Documentation wrongly indicates that DFA Analysis in unavailable in XL
4 }* r! {8 m; a/ u9 V S6 s$ Y; Y637379 No column for ROOM shown in Constraint Manager
$ e6 x( X# F! R/ Q) O$ Y638140 Intersheet References not offsetting relative to Port& x5 U, e! N3 _: S Y; S2 Z- A
638670 Testprep parameters - padstack selections - Bottom Side replacement text not entirely visible.5 c7 R1 c0 }3 ]3 A' P. z, T
638987 Change command hangs on customer?s database- H5 w5 {) q: ^( C& s+ U
639052 Database Objects Preventing Layer From Being Deleted report fails to run
7 z! w7 R* z0 E& ^0 G639698 HOME variable defined with %USERNAME% doesn't use value of variable. K0 w+ B# y/ x3 b9 i' L: K
639829 After setting Zoom key(F10) to a new alias Tool Tip is missing the key number
7 `8 y w2 u$ E7 ?* V2 c1 n, `640127 Correct IDF documentation regarding UNOWNED objects
1 V) v: [! j" b* @7 u640293 performance issues with scm and large pin count devices/ v) y5 c& S, `# Z: m1 y6 j( `
640314 The number of menus written in DE-HDL UserGuide is untrue for Unix/Linux users.
+ ]1 O$ H$ [% E! z641503 Stop running the VAN check on a PLUMBING body symbol in PDV
6 ?: z6 n: m% C/ B641676 Incorrect link to assign refdes help! |0 T2 `# P+ p5 h8 r4 J: r
642053 Drag Connected Objects icon is always display as on7 X& r3 G5 R6 P
642299 Switch the windows mode by set command
! K) o% U# b' z% {3 _7 @4 ~ K642436 Save As symbol in part editor is not working fine( L- {6 F4 }/ E5 o7 } ?
642713 Materials are not refreshed when material name have only numbers.- h! Y; u) O1 ~
642873 Dynamic shapes out of date message refers to Setup Drawing Options! ?, v, X2 v) r% j! P
643721 Attributes with Null values in symbol.css files are removed when saved in PDV
- u. G3 w' G3 p8 _4 S643949 Can not create Region-Class-Class for same net class.7 d \( t+ F' q
644016 APD crashes when creating a tile from LEF file: \9 `2 A6 s- d# m
644733 Import reference text file gives incorrect results
5 [7 D/ S& @! [& f$ L6 [8 ~9 O5 |644879 Change forms to enforce naming of lib.defs file/ c# b; m' }$ `' w
645046 SG1525A PWM model is reporting unmodel pins and producing incorrect results
! `; T7 |0 i9 E4 O1 y- z& p* k645427 The save button is not enabled on changing the line width( f0 L2 {& ?+ t* Y
645996 con2con fails to parse ppt file correctly$ {# k- Y5 I6 z# |) I
646175 Please modify the limit length of "Allegro PCB Editor Limits" correctly.
. n) R& B' F/ z; Z! z3 c K647555 Drill Customization text Non-standard Drill is not readable.
! w0 V& q. x2 i8 x3 {4 u647628 Annotate Type should be removed from PPT Option set files and documentation6 C# `6 |7 g. ~+ U0 ^# I
648443 Launching SCM without a license is not reported in debug.log
[) q; K# D4 V7 C1 E649222 Silent install adds extra License Server to CDS_LIC_FILE on the client
2 [4 _! \* {- L5 B7 o; q6 N650558 Die Pad layer changed after refresh padstack! y7 m; G. C' o' ?& O+ }) e% _6 j- k
650997 Incorrect Pin Shape in CIS Explorer Footprint window
# Z) p& Q7 S& x1 s651000 "Wire length over parent die" violation is incorrect.
0 ^/ N+ `/ j. Z/ M y) n3 Y651153 Results for imported CSV inconsistent in PDV
1 |6 t2 b' l' R651521 Resizing the display color visibility dialog box corrupts the display
& A; w6 m# ~! p6 R651526 Parts are missing in a advance analysis library list document and font size issue
9 R$ R; F; V9 U3 V& Z$ b& P651532 Scroll bars disappear after minimizing the color visibility form9 t% ]& L$ ?3 ]
652050 Append waveform does not work in 16.2 for .dat files created in previous release with import text format
9 g. |* }8 e& Z652904 significantly low performance issues when using edit interface to delete ports of block2 j! z) n+ s) e6 f Z
653067 Incorrect warning SPMHNI-198 - Pin name is not legal and will be replaced by `$#?& C0 k9 Q5 y+ Z+ X
653784 Off-page connector name change to internal starting like "I12345555"% v& l2 b: p" N {- @! \
654580 Save As should update lib.defs without executing the edit die operation
: {' K* N0 l+ y$ b& T7 o0 g6 E7 {656282 BGA Generator adds outline and RefDes to wrong subclass3 K# u# d4 E9 _, e0 N6 v6 s
656723 visibility of clines in 3d viewer needs ALL instead of just CON field in layers
* C# L3 b: T0 F/ x* a" V5 q657836 Text crop on User Preferences Editor form
% }7 Y# f8 Z# R& z658347 Rule Continuous Soldermask Coverage Check should not work on Cline Segments
* }: J1 W9 b6 n. s+ ~/ {" h659437 Move group fails to display anything with Open GL enabled.( h; Q2 Q7 M. T; h* q4 L
660937 Import techfile fails with etch on layer yet layer has no etch
1 o7 |. u& d1 x J* j: X6 m661369 Importing design fails with the SPCOCN-1158 error when DBL_STR_LEN 'ON'* m' u, G i% W5 l( H6 y& M3 h3 \
661754 Hyperlink publish pdf to correct page but wrong grid location
; i0 y1 G# V1 a) A7 v* E, b6 `662622 Export Physical reports error Output Layout Filename contains space# m: k7 f. v6 ~. w2 \- v. i
662918 Skill code example for axlReportRegister does not work b7 Y" ?1 |2 w* f
662971 Moving Bondwires disconnect bondfingers.
8 }2 O E5 d3 G1 Y$ e- b663088 Cannot add connect to a C-line in Etch Edit Mode3 ^1 ~' e4 f8 v0 M2 V. Q6 O7 M1 K K* v. [
663220 IMPORT_HFS_HARDSEC_ON_SWAP_PINS directive causes error on save in DEHDL4 o5 C; R% u, V! @; ^
663726 ?Each? menu under RefDes is missing in BOM HDL user guide
( ^ }8 ?2 E; S; j3 S) M; ^7 @664764 Material changes when layer type is changed
4 k5 l* `9 ^7 K! l2 V$ |8 A664900 Project manager User Preferences Editor form has text crop.
& h: ]8 c6 J6 P! k* ?665236 Unable to import a Quartus-II version 9.0 pin file.- W6 f: m2 `: ~ O5 g2 o
665389 Spread between voids not working for customer design
, k! P% A- ~ n' d, _6 ^665413 In File> "Import and Export"> "Import-ECO pin table" the NEXT button does nothing.
8 p8 U8 N4 s" c) ]* ^665451 Import - Part logic - information popup window has incorrect user preferences Editor Category- A- ]2 V+ e( n4 O) N! j
665661 Wirebond Die Escape Generator failed to generate Clines
" O! I1 d0 Q+ K) A) R" N666099 Mandating at least one symbol with sizable pins for using size..1(not for size-1..0) SPLBPD-310/SPLBPD-309 on reload
5 M1 F" a6 N8 ?. O8 ~1 d" P666667 Relational Table View Browsing Issue
6 c6 G9 ~; h- I+ k/ e$ q7 ^( L667286 import IFF No Component Shape Line Via found in IFF file.
! O- K9 @! `( K5 @ S6 J8 ?1 ]667751 db(v(out)) and vdb(out) gives different results for FFT6 C6 x4 `( e V/ [/ B0 v7 v7 `% S
668080 Improve handling of curved routes
2 ] r7 ~) J6 n& z1 P4 ]668393 Dielectric constant or loss tangent values do not update when changing conductor
) i1 `" b1 H( V, V' j668876 Text on the Add button is crop on the Edit via list form." N0 Z) t% w2 H8 {' J
668892 Incorrect Parallel Length data in parallelism report
/ S; T a% r( Q/ Z1 J" O2 z" h669206 Parallelism rule causing significant performance issues during DRC update
' J q" m- B( k8 J6 s7 I669238 Unable to use permanent highlighting for groups in version 16.x: y1 y+ P1 P- o6 H4 {3 r( s: w
669323 Allegro PCB SI User Guide Doc page 229 ignoring vias needs to be updated5 w6 G. `" k, A! {) R! E
669336 Error in documentation of DE HDL Reference Guide
" l/ e+ k* E: p+ q& o. q$ g [, J) v670874 getVersion() function not reporting tool version. W& Z/ K8 V4 \
671811 Allegro extracta fails with more than 10 output files, S# C4 R% x- e
672420 User defined property added to component instance is a function property in Allegro* z N( y8 F: A$ k3 d& M
672614 translator converts the symbol "\" in the original Spice model to "[url=]\\\\[/url]"; w! r! U1 c4 y/ A8 u( _
672615 Translator generates 6 external nodes should only have up to 5 nodes
8 \% q9 t3 p% b0 S( e2 x672618 Translator generates statement in the dml file: Language=hspice causing Spectre run errors+ D: p# j# z* v4 t: N9 S; T5 Z- l
672715 Steam_out takes a long time and then fails but the .log file reports a successful export
8 k* a6 v, W0 S$ F673279 Same characters are listed as both valid and invalid in naming rules.
6 f6 W7 E1 L) Z/ |: K6 n673410 search by net name is finding electrical+ c' X, b6 U2 T6 o! W4 [
674058 Incorrect Variant Report
! c; M8 ^* K' k8 m+ J& ]( v674291 Library Explorer fails to start and I receive a 'Runtime Error!' pop-up
9 D* F @( g+ ?6 A) }' T, Y4 j, v; t674555 If the DSN filename contains spaces, autobackup will not write any DBK files to
4 T( E( Q* w$ H; y, `( K& a675192 Adding a second BGA caused dsa_api.c to crash2 a. v# H9 I5 `# S5 N9 e" i! c8 @
675231 SiP Layout doesn't handle ! characters in port names from Verilog and OpenAccess.
' M0 B1 Z6 d% g# S675562 axlWindowFit() documentation needs to be changed.6 h1 S+ J; ?9 R+ a- k8 @! ]' B
675783 SiP Wirebond moving a BF sometimes results in the BF placement on the guideline to become unplaced from alignment option
* ^1 d7 g: R1 x1 Q( q676201 Cross section impedance not calculating with single license& v$ d: n9 x: X6 d2 k) O
676601 behavior of launch product from library manager
& c9 P6 J4 |5 m# }5 P677582 mirror of die component on sip designs) L4 k9 j T' E1 q, J
678013 Error: Symbol not found, though symbol is mapped in psmpath
2 d# I! M) B- a+ y678427 repeatedly placed symbols has strange instance name! | @1 g N0 n |# g& F9 P- R
678538 Why derive database does not transfer the Schematic Part property to CIS
, k1 J# f. q4 L; ]678814 Spin a temp group will not rotate the symbol! e3 Q5 p1 Z9 p, O
678851 Difference in lengths in 16.01 and 16.2
: }! A4 B: d& e678884 dbdoctor fixes corruption and then it's reintroduced
6 B2 c0 u6 h: i! ?. I679224 dbdoctor states it fixes an error but the error returns
4 m% Z: V q0 o3 u: b3 c( Y681197 Report generator Hangs Up Allegro PCB Editor
) _+ f% q1 M }7 k" `) X682135 Justification of $PN placeholders not working in 16.2 release
& R" a0 C, R0 @8 z" L8 w682204 Cdsserv.exe and cdsqmgr.exe crashes using 16.2 release on Windows
6 B1 ~& N# \- H& j' ] o2 f$ Y682331 Incorrect reference to the middle mouse button.' @& T9 e7 E" w# E' ~
683146 export variant path appears wrong in output folder while two DSN are open simultaneously, }7 r4 {3 L( N
683182 DRC0037 shows incorrect Alternate Net Alias.4 X6 Z. g% i c) H6 r- F/ w- G5 n
683379 ERROR in Measurement ConversionGain_XRange
/ t- M! z: z5 _684180 Sizable pins and vector pins cannot reside together in a component.
1 x2 K% ~1 M9 D/ Z$ r684661 via array created wrong results
% \% k, h' m& q7 z# e8 t684700 via array can not be placed on both sides of the cline+ J2 T' [8 _1 u. n+ o: q
684912 16.2 documentation is incorrect for axlDeleteFillet
' `9 g" q0 @1 T/ }, m" [684915 Incorrect mention of creating graphics template in the PDV user guide
2 T) t' d, P1 j ^7 O0 E9 s5 G685685 When the customer tried to merge shapes, they disappeared and do not merge.- u. Y# K, J8 P1 |. r
686338 ERROR #8012 Database Operation Failed with MS SQL database
/ C$ k" s: C. K9 L686560 Changing pin group property after pin swap resets pin numbers
7 g$ S* v, K& v; A' [; S" t686736 Load property does not propagate to the associated MECH part1 A8 L) P# p: _; T6 A% t
687008 ERROR 8020 after removing Place Icon
1 ]' y+ a4 u$ h4 m* z- k, k687074 Part disappears when you open it } ]% g& k6 H: o' X2 u
687354 Not able to create allegro netlist 228 ERROR(SPCODD-228): Cannot package
- Y. W1 {+ |) c- b) l- S! T* L" m6 U687385 Publish PDF outputs the net name (with underscore) overlaps with wire.
" y5 ^4 S2 \$ ~- O% z687708 Smoke deration calculations for Capacitor0 n8 L' H; [" K; v' h! A
687715 Getting Warning TJL will not be smoke checked# X% v, D" D+ U* a/ [5 p3 r$ N
688606 Inconsistency in synchronization between bias display and icon! ]& h5 c: N7 U! s. V/ ~
689542 Comma in ESpice model name causes simulation failure
) M/ D4 H3 i2 x9 s, f- n: J6 m690112 Ignored nets are displayed in simulated crosstalk worksheet in CM8 ^$ }8 ]0 I! Y: O
691668 Stimulus editor hangs on doing change type
2 m$ \/ J O* N' T0 u691740 crash when setting coincident uvias in CM beta testing 16.3
C/ [; @' r, b694139 Case difference of net and bus while generating FPGA netlist
- h3 I- D1 n8 M1 T/ |* I. [% }694716 Waveforms are flat when using IO b-element in HSpice
9 m7 n/ C& W" U695109 Incorrect Diff-pair topology extracted by Paksi-E field solver* n7 h1 p5 Q& `) e/ ?
695431 csv2ptf fails without providing any error message
0 v: K5 h0 a) {$ t8 f+ e696273 Shape disappears when updated in CDNSIP 16.01 and not following the constraints
) r; u( M9 ]! M6 w0 O696534 Pin Visibility check box doesn't work while creating part from spreadsheet editor
$ i% [! K( ~8 W+ `1 b" P698494 Shape not getting filled correctly" d0 R+ U0 b7 ?: Q
700160 Error: TVCurve must start at time zero ." g9 F' P" {1 Y! p, k1 u0 `4 G; S
700644 Allegro Crashes on doing Zoom In9 |- U! U5 T+ Q0 U+ U
700725 Create Fanout with Via structure add structure from Top to Int. for bottom pins' v9 H. J3 V M: a- s, Z. V5 z
701128 Inconsistent warning message : TBreak (Tknee)is less than Simulation Temperature. ^' d' g2 w) [* R7 `
702557 Incorrect Behavior with FSP 2 FPGA Option License
8 B6 i2 f; L0 F4 j5 ^- k. e7 Y: i. o6 _703324 Cross probing board DRC objects to CM DRC spreadsheet fails to zoom in
5 D3 J E, r3 o' N704268 remove ARC and TOGGLE rmb options when in add rectangle or add circle command
0 C, i2 n( T: w M704475 Allegro SI change editor to Allegro PCB XL causes menu problems
0 V: T) Q+ F) Y7 W4 N" o705902 ERROR(SPMHUT-144): Illegal arc specification error when Run DBDoctor
, s* e1 y3 w7 |) M, L- g705903 Cannot remove a matrix view after modifying the connections% v C1 U( g5 S- B- x' S
706169 IDF in error has spelling mistake2 \$ D1 Z& _2 a+ k( X
706613 Diff pair is not extracting properly through design link.- ^0 ^( n7 D5 J" p# ^! I0 f5 V! v
706729 Import properties fails with ERROR [IMP0020]
* O I2 c" t c6 j( q8 N% n: @708134 Place > Manually command menus not refreshing the Placement list
) X" p5 D; J& y708145 Creating a netlist with Rev. 57AQ is not formatting correctly+ l% g1 Z' [3 q5 a4 Q
708634 Shapes getting incorrectly displayed in 16.2
% y5 g i: p2 i6 A710279 ERROR 8020# Place component operation failed.
" h* S8 U3 i. ?; ?9 q: G710859 Unable to create Diff Pair from Autosetup
6 w0 ^ k7 O' X& }5 Q$ @* P+ q711739 selecting one component/symbol of class IC can move unrelated component due to incorrect group membership.
9 E& [: K* s, K9 c: Z3 c. G. @712299 Internal application error while creating new design* V# ?8 [. }2 v7 t" [( u7 u. ~1 j
712898 Netrev should not read PARENT_PPT_PART property value while importing the logic, due to which import logic fails
2 m! t' ?& x, D% `8 M* i713465 Problems with dynamic shape creation over routed full-arcs diffpairs
9 n, O/ k. i2 `' @. U713480 Display issue when adding a custom property to the first bit of the bus.% @# u% I$ b6 [: {! e: _
714072 Error while linking database part
& ?9 e( J% G* b9 X/ J; M% z6 `716097 Specctra is crash during route.: o( ?; |" z" J) e% t3 Q/ \
716212 PACK_SHORT property gives package error for visible POWER pins B6 f. m( v( m/ f
717484 Dynamic shape creating voids when moving a symbol6 ^- i/ L4 \8 G
718151 Geometry not selected when we click tab for selection filter in pad designer
& ~9 A4 A, X- o( s720092 Difference of behavior for slide for segments in options tab & RMB options
1 D4 t* F, b9 E" _$ G720191 Delay tune cannot keep the Gap if the diffpair segment is diagonal.( }" J1 Z3 f( Y1 l+ R
721415 Two buses are connected without a warning when moved on top of each other
0 |0 |& C A. n8 w" X! x( R# ]2 T721938 Cross-Section open error
. D& D# r: p& e722997 Hyperlink function does not work if zone info. includes hyphen
D1 M& a6 n, n723146 Pb during compilation using predicate getFileStrings2 Y. c8 h" G+ p
723159 Typographical Error under "Synchronizing PTF Information" section
: o( w1 v2 ?/ T7 S. Y1 g0 l723235 client install results in incorrect, redundant, and problematic cds_lic_file variable5 y" n+ g$ D6 n4 t4 S$ X
724414 State Wins Over Design does not reset the subdesign_suffix block values$ d( {, V" j# k% D& ?
724969 Allegro crashes when using place replicate function
% x6 ^0 E) q! ?/ b) g) ^725852 Impedance has little difference - BEM2D
$ u- a4 |& t) `; w3 a726731 SiP - Wirebond -> Edit -> select bond finger -> RMB Change characteristics results in bf not following snap
0 ]% L( D% l# W726763 crash during logic import in Allegro CM enabled flow
( M: u5 X5 ^* d; N727663 Remove Subclass in My Favorites (Color Dialog) doesn't refresh properly
5 d' v/ b+ ^/ B0 |2 H) a6 F729496 Build error in 16.3 and 16.4 cdnsip.exe |
|