踢哀(TI)文檔( J* z7 M. o5 y( o 6 c7 j; U- F" q |
LDO Output Current v.s. Output Capacitor ESR.jpg (53.61 KB, 下载次数: 6)
Output Capacitor ESR v.s Capacitance.jpg (70.38 KB, 下载次数: 1)
我顶,不错学习了 |
我顶我顶 |
虽说一般是严格按照手册上来,不过这么挑电容,也不是什么好芯片。 |
后面的滤波电容按手册上面的就行,之前一个LDO电路,手册上面写的是2.2UF,我放了一个10UF,一个0.1UF,在上电的时候就有很大的纹波, |
顶!d=====( ̄▽ ̄*)b |
从手册上看:The input capacitor (CIN) compensates for line fluctuation. Using a resistor of approximately 1 Ω in; M6 u' p7 L6 o: h series with CIN dampens the oscillation of input capacitance. - y; n' J' q6 f7 m. ~ The device is designed to operate from an input voltage supply range between 4 V and 40 V. This input supply+ x) P3 h5 n5 g; H6 k must be well regulated. If the input supply is located more than a few inches from the device, TI recommends adding an electrolytic capacitor with a value of 47 μF and a ceramic bypass at the input. 2 D& U. \! g6 H3 `5 o; y 你前面的电容是贴片的陶瓷电容么?要不试下47uf电解电容?看到上面需要ESR接近1ohm的。 |
帮你顶 |
我顶我顶我顶。。。 |
关于我们|手机版|EDA365 ( 粤ICP备18020198号 )
GMT+8, 2024-11-9 06:11 , Processed in 0.067829 second(s), 38 queries , Gzip On.
地址:深圳市南山区科技生态园2栋A座805 电话:19926409050